1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 172225d46eSJiawei Linpackage xiangshan 182225d46eSJiawei Lin 192225d46eSJiawei Linimport chipsalliance.rocketchip.config.{Field, Parameters} 202225d46eSJiawei Linimport chisel3._ 212225d46eSJiawei Linimport chisel3.util._ 222225d46eSJiawei Linimport xiangshan.backend.exu._ 232225d46eSJiawei Linimport xiangshan.backend.dispatch.DispatchParameters 241f0e2dc7SJiawei Linimport xiangshan.cache.DCacheParameters 25a1ea7f76SJiawei Linimport xiangshan.cache.prefetch._ 26a1ea7f76SJiawei Linimport huancun.{CacheParameters, HCCacheParameters} 2760f966c8SGuokai Chenimport xiangshan.frontend.{BIM, BasePredictor, BranchPredictionResp, FTB, FakePredictor, ICacheParameters, MicroBTB, RAS, Tage, ITTage, Tage_SC} 28a0301c0dSLemoverimport xiangshan.cache.mmu.{TLBParameters, L2TLBParameters} 29d4aca96cSlqreimport freechips.rocketchip.diplomacy.AddressSet 302225d46eSJiawei Lin 312225d46eSJiawei Lincase object XSCoreParamsKey extends Field[XSCoreParameters] 322225d46eSJiawei Lin 332225d46eSJiawei Lincase class XSCoreParameters 342225d46eSJiawei Lin( 352225d46eSJiawei Lin HasPrefetch: Boolean = false, 362225d46eSJiawei Lin HartId: Int = 0, 372225d46eSJiawei Lin XLEN: Int = 64, 382225d46eSJiawei Lin HasMExtension: Boolean = true, 392225d46eSJiawei Lin HasCExtension: Boolean = true, 402225d46eSJiawei Lin HasDiv: Boolean = true, 412225d46eSJiawei Lin HasICache: Boolean = true, 422225d46eSJiawei Lin HasDCache: Boolean = true, 432225d46eSJiawei Lin AddrBits: Int = 64, 442225d46eSJiawei Lin VAddrBits: Int = 39, 452225d46eSJiawei Lin PAddrBits: Int = 40, 462225d46eSJiawei Lin HasFPU: Boolean = true, 472225d46eSJiawei Lin FetchWidth: Int = 8, 482225d46eSJiawei Lin EnableBPU: Boolean = true, 492225d46eSJiawei Lin EnableBPD: Boolean = true, 502225d46eSJiawei Lin EnableRAS: Boolean = true, 512225d46eSJiawei Lin EnableLB: Boolean = false, 522225d46eSJiawei Lin EnableLoop: Boolean = true, 53e0f3968cSzoujr EnableSC: Boolean = true, 542225d46eSJiawei Lin EnbaleTlbDebug: Boolean = false, 552225d46eSJiawei Lin EnableJal: Boolean = false, 562225d46eSJiawei Lin EnableUBTB: Boolean = true, 572225d46eSJiawei Lin HistoryLength: Int = 64, 58e690b0d3SLingrui98 PathHistoryLength: Int = 16, 592225d46eSJiawei Lin BtbSize: Int = 2048, 602225d46eSJiawei Lin JbtacSize: Int = 1024, 612225d46eSJiawei Lin JbtacBanks: Int = 8, 62ba4cf515SLingrui98 RasSize: Int = 32, 632225d46eSJiawei Lin CacheLineSize: Int = 512, 642225d46eSJiawei Lin UBtbWays: Int = 16, 652225d46eSJiawei Lin BtbWays: Int = 2, 6676cf12e4Szoujr branchPredictor: Function3[BranchPredictionResp, Parameters, Boolean, Tuple2[Seq[BasePredictor], BranchPredictionResp]] = 6776cf12e4Szoujr ((resp_in: BranchPredictionResp, p: Parameters, enableSC: Boolean) => { 6816a1cc4bSzoujr // val loop = Module(new LoopPredictor) 6916a1cc4bSzoujr // val tage = (if(EnableBPD) { if (EnableSC) Module(new Tage_SC) 7016a1cc4bSzoujr // else Module(new Tage) } 7116a1cc4bSzoujr // else { Module(new FakeTage) }) 7216a1cc4bSzoujr val ftb = Module(new FTB()(p)) 7316a1cc4bSzoujr val ubtb = Module(new MicroBTB()(p)) 7416a1cc4bSzoujr val bim = Module(new BIM()(p)) 7576cf12e4Szoujr val tage = if (enableSC) { Module(new Tage_SC()(p)) } else { Module(new Tage()(p)) } 764cd08aa8SLingrui98 val ras = Module(new RAS()(p)) 7760f966c8SGuokai Chen val ittage = Module(new ITTage()(p)) 784cd08aa8SLingrui98 // val tage = Module(new Tage()(p)) 79658066b3Szoujr // val fake = Module(new FakePredictor()(p)) 8016a1cc4bSzoujr 8116a1cc4bSzoujr // val preds = Seq(loop, tage, btb, ubtb, bim) 8260f966c8SGuokai Chen val preds = Seq(bim, ubtb, tage, ftb, ittage, ras) 8316a1cc4bSzoujr preds.map(_.io := DontCare) 8416a1cc4bSzoujr 8516a1cc4bSzoujr // ubtb.io.resp_in(0) := resp_in 8616a1cc4bSzoujr // bim.io.resp_in(0) := ubtb.io.resp 8716a1cc4bSzoujr // btb.io.resp_in(0) := bim.io.resp 8816a1cc4bSzoujr // tage.io.resp_in(0) := btb.io.resp 8916a1cc4bSzoujr // loop.io.resp_in(0) := tage.io.resp 90ac502bbbSLingrui98 bim.io.in.bits.resp_in(0) := resp_in 91ac502bbbSLingrui98 ubtb.io.in.bits.resp_in(0) := bim.io.out.resp 92fa3fc02fSLingrui98 tage.io.in.bits.resp_in(0) := ubtb.io.out.resp 93fa3fc02fSLingrui98 ftb.io.in.bits.resp_in(0) := tage.io.out.resp 9460f966c8SGuokai Chen ittage.io.in.bits.resp_in(0) := ftb.io.out.resp 9560f966c8SGuokai Chen ras.io.in.bits.resp_in(0) := ittage.io.out.resp 9616a1cc4bSzoujr 974cd08aa8SLingrui98 (preds, ras.io.out.resp) 9816a1cc4bSzoujr }), 9916a1cc4bSzoujr 1002225d46eSJiawei Lin 1012225d46eSJiawei Lin EnableL1plusPrefetcher: Boolean = true, 1022225d46eSJiawei Lin IBufSize: Int = 48, 1032225d46eSJiawei Lin DecodeWidth: Int = 6, 1042225d46eSJiawei Lin RenameWidth: Int = 6, 1052225d46eSJiawei Lin CommitWidth: Int = 6, 1065df4db2aSLingrui98 FtqSize: Int = 64, 1072225d46eSJiawei Lin EnableLoadFastWakeUp: Boolean = true, // NOTE: not supported now, make it false 1082225d46eSJiawei Lin IssQueSize: Int = 16, 109*7154d65eSYinan Xu NRPhyRegs: Int = 192, 1102225d46eSJiawei Lin NRIntReadPorts: Int = 14, 1112225d46eSJiawei Lin NRIntWritePorts: Int = 8, 1122225d46eSJiawei Lin NRFpReadPorts: Int = 14, 1132225d46eSJiawei Lin NRFpWritePorts: Int = 8, 1142225d46eSJiawei Lin LoadQueueSize: Int = 64, 1152225d46eSJiawei Lin StoreQueueSize: Int = 48, 116*7154d65eSYinan Xu RobSize: Int = 256, 1176e3cddfeSYikeZhou EnableIntMoveElim: Boolean = true, 1186e3cddfeSYikeZhou IntRefCounterWidth: Int = 2, 1192225d46eSJiawei Lin dpParams: DispatchParameters = DispatchParameters( 1202225d46eSJiawei Lin IntDqSize = 16, 1212225d46eSJiawei Lin FpDqSize = 16, 1222225d46eSJiawei Lin LsDqSize = 16, 1232225d46eSJiawei Lin IntDqDeqWidth = 4, 1242225d46eSJiawei Lin FpDqDeqWidth = 4, 1252225d46eSJiawei Lin LsDqDeqWidth = 4 1262225d46eSJiawei Lin ), 1272225d46eSJiawei Lin exuParameters: ExuParameters = ExuParameters( 1282225d46eSJiawei Lin JmpCnt = 1, 1292225d46eSJiawei Lin AluCnt = 4, 1302225d46eSJiawei Lin MulCnt = 0, 1312225d46eSJiawei Lin MduCnt = 2, 1322225d46eSJiawei Lin FmacCnt = 4, 1332225d46eSJiawei Lin FmiscCnt = 2, 1342225d46eSJiawei Lin FmiscDivSqrtCnt = 0, 1352225d46eSJiawei Lin LduCnt = 2, 1362225d46eSJiawei Lin StuCnt = 2 1372225d46eSJiawei Lin ), 1382225d46eSJiawei Lin LoadPipelineWidth: Int = 2, 1392225d46eSJiawei Lin StorePipelineWidth: Int = 2, 1402225d46eSJiawei Lin StoreBufferSize: Int = 16, 14105f23f57SWilliam Wang StoreBufferThreshold: Int = 7, 1423db2cf75SWilliam Wang EnableFastForward: Boolean = true, 1432225d46eSJiawei Lin RefillSize: Int = 512, 144a0301c0dSLemover itlbParameters: TLBParameters = TLBParameters( 145a0301c0dSLemover name = "itlb", 146a0301c0dSLemover fetchi = true, 147a0301c0dSLemover useDmode = false, 148a0301c0dSLemover sameCycle = true, 149fa086d5eSLemover normalNWays = 32, 150a0301c0dSLemover normalReplacer = Some("plru"), 151fa086d5eSLemover superNWays = 4, 152a0301c0dSLemover superReplacer = Some("plru"), 153a0301c0dSLemover shouldBlock = true 154a0301c0dSLemover ), 155a0301c0dSLemover ldtlbParameters: TLBParameters = TLBParameters( 156a0301c0dSLemover name = "ldtlb", 157a0301c0dSLemover normalNSets = 128, 158a0301c0dSLemover normalNWays = 1, 159a0301c0dSLemover normalAssociative = "sa", 160a0301c0dSLemover normalReplacer = Some("setplru"), 161a0301c0dSLemover superNWays = 8, 162a0301c0dSLemover normalAsVictim = true, 163a0301c0dSLemover outReplace = true 164a0301c0dSLemover ), 165a0301c0dSLemover sttlbParameters: TLBParameters = TLBParameters( 166a0301c0dSLemover name = "sttlb", 167a0301c0dSLemover normalNSets = 128, 168a0301c0dSLemover normalNWays = 1, 169a0301c0dSLemover normalAssociative = "sa", 170a0301c0dSLemover normalReplacer = Some("setplru"), 171a0301c0dSLemover superNWays = 8, 172a0301c0dSLemover normalAsVictim = true, 173a0301c0dSLemover outReplace = true 174a0301c0dSLemover ), 175bf08468cSLemover refillBothTlb: Boolean = false, 176a0301c0dSLemover btlbParameters: TLBParameters = TLBParameters( 177a0301c0dSLemover name = "btlb", 178a0301c0dSLemover normalNSets = 1, 179a0301c0dSLemover normalNWays = 64, 180a0301c0dSLemover superNWays = 4, 181a0301c0dSLemover ), 182a0301c0dSLemover useBTlb: Boolean = false, 1835854c1edSLemover l2tlbParameters: L2TLBParameters = L2TLBParameters(), 1842225d46eSJiawei Lin NumPerfCounters: Int = 16, 18505f23f57SWilliam Wang icacheParameters: ICacheParameters = ICacheParameters( 18605f23f57SWilliam Wang tagECC = Some("parity"), 18705f23f57SWilliam Wang dataECC = Some("parity"), 18805f23f57SWilliam Wang replacer = Some("setplru"), 18905f23f57SWilliam Wang nMissEntries = 2 19005f23f57SWilliam Wang ), 19105f23f57SWilliam Wang dcacheParameters: DCacheParameters = DCacheParameters( 19205f23f57SWilliam Wang tagECC = Some("secded"), 19305f23f57SWilliam Wang dataECC = Some("secded"), 19405f23f57SWilliam Wang replacer = Some("setplru"), 19505f23f57SWilliam Wang nMissEntries = 16, 19605f23f57SWilliam Wang nProbeEntries = 16, 19705f23f57SWilliam Wang nReleaseEntries = 16, 19805f23f57SWilliam Wang nStoreReplayEntries = 16 19905f23f57SWilliam Wang ), 200a1ea7f76SJiawei Lin L2CacheParams: HCCacheParameters = HCCacheParameters( 201a1ea7f76SJiawei Lin name = "l2", 202a1ea7f76SJiawei Lin level = 2, 203a1ea7f76SJiawei Lin ways = 8, 204a1ea7f76SJiawei Lin sets = 1024, // default 512KB L2 205a1ea7f76SJiawei Lin prefetch = Some(huancun.prefetch.BOPParameters()) 206a1ea7f76SJiawei Lin ), 207a1ea7f76SJiawei Lin usePTWRepeater: Boolean = false, 208175bcfe9SLinJiawei useFakePTW: Boolean = false, 209175bcfe9SLinJiawei useFakeDCache: Boolean = false, 21005f23f57SWilliam Wang useFakeL1plusCache: Boolean = false, 21105f23f57SWilliam Wang useFakeL2Cache: Boolean = false 2122225d46eSJiawei Lin){ 2132225d46eSJiawei Lin val loadExuConfigs = Seq.fill(exuParameters.LduCnt)(LdExeUnitCfg) 214*7154d65eSYinan Xu val storeExuConfigs = Seq.fill(exuParameters.StuCnt)(StaExeUnitCfg) ++ Seq.fill(exuParameters.StuCnt)(StdExeUnitCfg) 2152225d46eSJiawei Lin 21685b4cd54SYinan Xu val intExuConfigs = (Seq.fill(exuParameters.AluCnt)(AluExeUnitCfg) ++ 217*7154d65eSYinan Xu Seq.fill(exuParameters.MduCnt)(MulDivExeUnitCfg) :+ JumpCSRExeUnitCfg) 2182225d46eSJiawei Lin 2192225d46eSJiawei Lin val fpExuConfigs = 2202225d46eSJiawei Lin Seq.fill(exuParameters.FmacCnt)(FmacExeUnitCfg) ++ 2212225d46eSJiawei Lin Seq.fill(exuParameters.FmiscCnt)(FmiscExeUnitCfg) 2222225d46eSJiawei Lin 2232225d46eSJiawei Lin val exuConfigs: Seq[ExuConfig] = intExuConfigs ++ fpExuConfigs ++ loadExuConfigs ++ storeExuConfigs 2242225d46eSJiawei Lin} 2252225d46eSJiawei Lin 2262225d46eSJiawei Lincase object DebugOptionsKey extends Field[DebugOptions] 2272225d46eSJiawei Lin 2282225d46eSJiawei Lincase class DebugOptions 2292225d46eSJiawei Lin( 2302225d46eSJiawei Lin FPGAPlatform: Boolean = true, 231156656b6SSteve Gou EnableDebug: Boolean = true, 2322225d46eSJiawei Lin EnablePerfDebug: Boolean = true, 2332225d46eSJiawei Lin UseDRAMSim: Boolean = false 2342225d46eSJiawei Lin) 2352225d46eSJiawei Lin 2362225d46eSJiawei Lintrait HasXSParameter { 2372225d46eSJiawei Lin 2382225d46eSJiawei Lin implicit val p: Parameters 2392225d46eSJiawei Lin 2402225d46eSJiawei Lin val coreParams = p(XSCoreParamsKey) 2412225d46eSJiawei Lin val env = p(DebugOptionsKey) 2422225d46eSJiawei Lin 2432225d46eSJiawei Lin val XLEN = coreParams.XLEN 2442225d46eSJiawei Lin val hardId = coreParams.HartId 2452225d46eSJiawei Lin val minFLen = 32 2462225d46eSJiawei Lin val fLen = 64 2472225d46eSJiawei Lin def xLen = XLEN 2482225d46eSJiawei Lin 2492225d46eSJiawei Lin val HasMExtension = coreParams.HasMExtension 2502225d46eSJiawei Lin val HasCExtension = coreParams.HasCExtension 2512225d46eSJiawei Lin val HasDiv = coreParams.HasDiv 2522225d46eSJiawei Lin val HasIcache = coreParams.HasICache 2532225d46eSJiawei Lin val HasDcache = coreParams.HasDCache 2542225d46eSJiawei Lin val AddrBits = coreParams.AddrBits // AddrBits is used in some cases 2552225d46eSJiawei Lin val VAddrBits = coreParams.VAddrBits // VAddrBits is Virtual Memory addr bits 2562225d46eSJiawei Lin val PAddrBits = coreParams.PAddrBits // PAddrBits is Phyical Memory addr bits 2572225d46eSJiawei Lin val AddrBytes = AddrBits / 8 // unused 2582225d46eSJiawei Lin val DataBits = XLEN 2592225d46eSJiawei Lin val DataBytes = DataBits / 8 2602225d46eSJiawei Lin val HasFPU = coreParams.HasFPU 2612225d46eSJiawei Lin val FetchWidth = coreParams.FetchWidth 2622225d46eSJiawei Lin val PredictWidth = FetchWidth * (if (HasCExtension) 2 else 1) 2632225d46eSJiawei Lin val EnableBPU = coreParams.EnableBPU 2642225d46eSJiawei Lin val EnableBPD = coreParams.EnableBPD // enable backing predictor(like Tage) in BPUStage3 2652225d46eSJiawei Lin val EnableRAS = coreParams.EnableRAS 2662225d46eSJiawei Lin val EnableLB = coreParams.EnableLB 2672225d46eSJiawei Lin val EnableLoop = coreParams.EnableLoop 2682225d46eSJiawei Lin val EnableSC = coreParams.EnableSC 2692225d46eSJiawei Lin val EnbaleTlbDebug = coreParams.EnbaleTlbDebug 2702225d46eSJiawei Lin val HistoryLength = coreParams.HistoryLength 271e690b0d3SLingrui98 val PathHistoryLength = coreParams.PathHistoryLength 2722225d46eSJiawei Lin val BtbSize = coreParams.BtbSize 2732225d46eSJiawei Lin // val BtbWays = 4 2742225d46eSJiawei Lin val BtbBanks = PredictWidth 2752225d46eSJiawei Lin // val BtbSets = BtbSize / BtbWays 2762225d46eSJiawei Lin val JbtacSize = coreParams.JbtacSize 2772225d46eSJiawei Lin val JbtacBanks = coreParams.JbtacBanks 2782225d46eSJiawei Lin val RasSize = coreParams.RasSize 27916a1cc4bSzoujr 28076cf12e4Szoujr def getBPDComponents(resp_in: BranchPredictionResp, p: Parameters, enableSC: Boolean) = { 28176cf12e4Szoujr coreParams.branchPredictor(resp_in, p, enableSC) 28216a1cc4bSzoujr } 28316a1cc4bSzoujr 2842225d46eSJiawei Lin val CacheLineSize = coreParams.CacheLineSize 2852225d46eSJiawei Lin val CacheLineHalfWord = CacheLineSize / 16 2862225d46eSJiawei Lin val ExtHistoryLength = HistoryLength + 64 2872225d46eSJiawei Lin val UBtbWays = coreParams.UBtbWays 2882225d46eSJiawei Lin val BtbWays = coreParams.BtbWays 2892225d46eSJiawei Lin val EnableL1plusPrefetcher = coreParams.EnableL1plusPrefetcher 2902225d46eSJiawei Lin val IBufSize = coreParams.IBufSize 2912225d46eSJiawei Lin val DecodeWidth = coreParams.DecodeWidth 2922225d46eSJiawei Lin val RenameWidth = coreParams.RenameWidth 2932225d46eSJiawei Lin val CommitWidth = coreParams.CommitWidth 2942225d46eSJiawei Lin val FtqSize = coreParams.FtqSize 2952225d46eSJiawei Lin val IssQueSize = coreParams.IssQueSize 2962225d46eSJiawei Lin val EnableLoadFastWakeUp = coreParams.EnableLoadFastWakeUp 2972225d46eSJiawei Lin val NRPhyRegs = coreParams.NRPhyRegs 2982225d46eSJiawei Lin val PhyRegIdxWidth = log2Up(NRPhyRegs) 2999aca92b9SYinan Xu val RobSize = coreParams.RobSize 3006e3cddfeSYikeZhou val EnableIntMoveElim = coreParams.EnableIntMoveElim 3016e3cddfeSYikeZhou val IntRefCounterWidth = coreParams.IntRefCounterWidth 3026e3cddfeSYikeZhou val StdFreeListSize = NRPhyRegs - 32 30331ebfb1dSYikeZhou // val MEFreeListSize = NRPhyRegs - { if (IntRefCounterWidth > 0 && IntRefCounterWidth < 5) (32 / Math.pow(2, IntRefCounterWidth)).toInt else 1 } 30431ebfb1dSYikeZhou val MEFreeListSize = NRPhyRegs 3052225d46eSJiawei Lin val LoadQueueSize = coreParams.LoadQueueSize 3062225d46eSJiawei Lin val StoreQueueSize = coreParams.StoreQueueSize 3072225d46eSJiawei Lin val dpParams = coreParams.dpParams 3082225d46eSJiawei Lin val exuParameters = coreParams.exuParameters 3092225d46eSJiawei Lin val NRMemReadPorts = exuParameters.LduCnt + 2 * exuParameters.StuCnt 310acd4a4e3SYinan Xu val NRIntReadPorts = 2 * exuParameters.AluCnt + NRMemReadPorts 311acd4a4e3SYinan Xu val NRIntWritePorts = exuParameters.AluCnt + exuParameters.MduCnt + exuParameters.LduCnt 312acd4a4e3SYinan Xu val NRFpReadPorts = 3 * exuParameters.FmacCnt + exuParameters.StuCnt 313acd4a4e3SYinan Xu val NRFpWritePorts = exuParameters.FpExuCnt + exuParameters.LduCnt 3142225d46eSJiawei Lin val LoadPipelineWidth = coreParams.LoadPipelineWidth 3152225d46eSJiawei Lin val StorePipelineWidth = coreParams.StorePipelineWidth 3162225d46eSJiawei Lin val StoreBufferSize = coreParams.StoreBufferSize 31705f23f57SWilliam Wang val StoreBufferThreshold = coreParams.StoreBufferThreshold 3183db2cf75SWilliam Wang val EnableFastForward = coreParams.EnableFastForward 3192225d46eSJiawei Lin val RefillSize = coreParams.RefillSize 320a0301c0dSLemover val BTLBWidth = coreParams.LoadPipelineWidth + coreParams.StorePipelineWidth 321bf08468cSLemover val refillBothTlb = coreParams.refillBothTlb 322a0301c0dSLemover val useBTlb = coreParams.useBTlb 323a0301c0dSLemover val itlbParams = coreParams.itlbParameters 324a0301c0dSLemover val ldtlbParams = coreParams.ldtlbParameters 325a0301c0dSLemover val sttlbParams = coreParams.sttlbParameters 326a0301c0dSLemover val btlbParams = coreParams.btlbParameters 3275854c1edSLemover val l2tlbParams = coreParams.l2tlbParameters 3282225d46eSJiawei Lin val NumPerfCounters = coreParams.NumPerfCounters 3292225d46eSJiawei Lin 3302225d46eSJiawei Lin val instBytes = if (HasCExtension) 2 else 4 3312225d46eSJiawei Lin val instOffsetBits = log2Ceil(instBytes) 3322225d46eSJiawei Lin 33305f23f57SWilliam Wang val icacheParameters = coreParams.icacheParameters 33405f23f57SWilliam Wang val dcacheParameters = coreParams.dcacheParameters 3352225d46eSJiawei Lin 3362225d46eSJiawei Lin val LRSCCycles = 100 3372225d46eSJiawei Lin 3382225d46eSJiawei Lin 3392225d46eSJiawei Lin // cache hierarchy configurations 3402225d46eSJiawei Lin val l1BusDataWidth = 256 3412225d46eSJiawei Lin 342175bcfe9SLinJiawei val useFakeDCache = coreParams.useFakeDCache 343175bcfe9SLinJiawei val useFakePTW = coreParams.useFakePTW 344175bcfe9SLinJiawei val useFakeL1plusCache = coreParams.useFakeL1plusCache 3452225d46eSJiawei Lin // L2 configurations 34605f23f57SWilliam Wang val useFakeL2Cache = useFakeDCache && useFakePTW && useFakeL1plusCache || coreParams.useFakeL2Cache 3472225d46eSJiawei Lin val L1BusWidth = 256 3482225d46eSJiawei Lin val L2BlockSize = 64 3492225d46eSJiawei Lin 3502225d46eSJiawei Lin // L3 configurations 3512225d46eSJiawei Lin val L2BusWidth = 256 3522225d46eSJiawei Lin 353de169c67SWilliam Wang // load violation predict 354de169c67SWilliam Wang val ResetTimeMax2Pow = 20 //1078576 355de169c67SWilliam Wang val ResetTimeMin2Pow = 10 //1024 356de169c67SWilliam Wang // wait table parameters 357de169c67SWilliam Wang val WaitTableSize = 1024 358de169c67SWilliam Wang val MemPredPCWidth = log2Up(WaitTableSize) 359de169c67SWilliam Wang val LWTUse2BitCounter = true 360de169c67SWilliam Wang // store set parameters 361de169c67SWilliam Wang val SSITSize = WaitTableSize 362de169c67SWilliam Wang val LFSTSize = 32 363de169c67SWilliam Wang val SSIDWidth = log2Up(LFSTSize) 364de169c67SWilliam Wang val LFSTWidth = 4 365de169c67SWilliam Wang val StoreSetEnable = true // LWT will be disabled if SS is enabled 3662225d46eSJiawei Lin 3672225d46eSJiawei Lin val loadExuConfigs = coreParams.loadExuConfigs 3682225d46eSJiawei Lin val storeExuConfigs = coreParams.storeExuConfigs 3692225d46eSJiawei Lin 3702225d46eSJiawei Lin val intExuConfigs = coreParams.intExuConfigs 3712225d46eSJiawei Lin 3722225d46eSJiawei Lin val fpExuConfigs = coreParams.fpExuConfigs 3732225d46eSJiawei Lin 3742225d46eSJiawei Lin val exuConfigs = coreParams.exuConfigs 3759d5a2027SYinan Xu 3762225d46eSJiawei Lin} 377