xref: /XiangShan/src/main/scala/xiangshan/Parameters.scala (revision 65df1368ae17485cede8fee974d8d180a46c5c80)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
172225d46eSJiawei Linpackage xiangshan
182225d46eSJiawei Lin
192225d46eSJiawei Linimport chipsalliance.rocketchip.config.{Field, Parameters}
202225d46eSJiawei Linimport chisel3._
212225d46eSJiawei Linimport chisel3.util._
222225d46eSJiawei Linimport xiangshan.backend.exu._
232225d46eSJiawei Linimport xiangshan.backend.dispatch.DispatchParameters
241f0e2dc7SJiawei Linimport xiangshan.cache.DCacheParameters
25a1ea7f76SJiawei Linimport xiangshan.cache.prefetch._
26c5e28a9aSLingrui98import xiangshan.frontend.{BasePredictor, BranchPredictionResp, FTB, FakePredictor, RAS, Tage, ITTage, Tage_SC, FauFTB}
271d8f4dcbSJayimport xiangshan.frontend.icache.ICacheParameters
2898c71602SJiawei Linimport xiangshan.cache.mmu.{L2TLBParameters, TLBParameters}
29d4aca96cSlqreimport freechips.rocketchip.diplomacy.AddressSet
302f30d658SYinan Xuimport system.SoCParamsKey
3198c71602SJiawei Linimport huancun._
3298c71602SJiawei Linimport huancun.debug._
33289fc2f9SLinJiaweiimport xiangshan.mem.prefetch.{PrefetcherParams, SMSParams}
34289fc2f9SLinJiawei
35dd6c0695SLingrui98import scala.math.min
3634ab1ae9SJiawei Lin
3734ab1ae9SJiawei Lincase object XSTileKey extends Field[Seq[XSCoreParameters]]
3834ab1ae9SJiawei Lin
392225d46eSJiawei Lincase object XSCoreParamsKey extends Field[XSCoreParameters]
402225d46eSJiawei Lin
412225d46eSJiawei Lincase class XSCoreParameters
422225d46eSJiawei Lin(
432225d46eSJiawei Lin  HasPrefetch: Boolean = false,
442225d46eSJiawei Lin  HartId: Int = 0,
452225d46eSJiawei Lin  XLEN: Int = 64,
46deb6421eSHaojin Tang  VLEN: Int = 128,
472225d46eSJiawei Lin  HasMExtension: Boolean = true,
482225d46eSJiawei Lin  HasCExtension: Boolean = true,
492225d46eSJiawei Lin  HasDiv: Boolean = true,
502225d46eSJiawei Lin  HasICache: Boolean = true,
512225d46eSJiawei Lin  HasDCache: Boolean = true,
522225d46eSJiawei Lin  AddrBits: Int = 64,
532225d46eSJiawei Lin  VAddrBits: Int = 39,
542225d46eSJiawei Lin  HasFPU: Boolean = true,
5535d1557aSZiyue Zhang  HasVPU: Boolean = true,
56ad3ba452Szhanglinjuan  HasCustomCSRCacheOp: Boolean = true,
572225d46eSJiawei Lin  FetchWidth: Int = 8,
5845f497a4Shappy-lx  AsidLength: Int = 16,
592225d46eSJiawei Lin  EnableBPU: Boolean = true,
602225d46eSJiawei Lin  EnableBPD: Boolean = true,
612225d46eSJiawei Lin  EnableRAS: Boolean = true,
622225d46eSJiawei Lin  EnableLB: Boolean = false,
632225d46eSJiawei Lin  EnableLoop: Boolean = true,
64e0f3968cSzoujr  EnableSC: Boolean = true,
652225d46eSJiawei Lin  EnbaleTlbDebug: Boolean = false,
662225d46eSJiawei Lin  EnableJal: Boolean = false,
6711d0c81dSLingrui98  EnableFauFTB: Boolean = true,
68f2aabf0dSLingrui98  UbtbGHRLength: Int = 4,
69c7fabd05SSteve Gou  // HistoryLength: Int = 512,
702f7b35ceSLingrui98  EnableGHistDiff: Boolean = true,
71edc18578SLingrui98  UbtbSize: Int = 256,
72b37e4b45SLingrui98  FtbSize: Int = 2048,
73ba4cf515SLingrui98  RasSize: Int = 32,
742225d46eSJiawei Lin  CacheLineSize: Int = 512,
75b37e4b45SLingrui98  FtbWays: Int = 4,
76dd6c0695SLingrui98  TageTableInfos: Seq[Tuple3[Int,Int,Int]] =
77dd6c0695SLingrui98  //       Sets  Hist   Tag
7851e26c03SLingrui98    // Seq(( 2048,    2,    8),
7951e26c03SLingrui98    //     ( 2048,    9,    8),
8051e26c03SLingrui98    //     ( 2048,   13,    8),
8151e26c03SLingrui98    //     ( 2048,   20,    8),
8251e26c03SLingrui98    //     ( 2048,   26,    8),
8351e26c03SLingrui98    //     ( 2048,   44,    8),
8451e26c03SLingrui98    //     ( 2048,   73,    8),
8551e26c03SLingrui98    //     ( 2048,  256,    8)),
8651e26c03SLingrui98    Seq(( 4096,    8,    8),
8751e26c03SLingrui98        ( 4096,   13,    8),
8851e26c03SLingrui98        ( 4096,   32,    8),
8951e26c03SLingrui98        ( 4096,  119,    8)),
90dd6c0695SLingrui98  ITTageTableInfos: Seq[Tuple3[Int,Int,Int]] =
91dd6c0695SLingrui98  //      Sets  Hist   Tag
9203c81005SLingrui98    Seq(( 256,    4,    9),
93527dc111SLingrui98        ( 256,    8,    9),
943581d7d3SLingrui98        ( 512,   13,    9),
95527dc111SLingrui98        ( 512,   16,    9),
96f2aabf0dSLingrui98        ( 512,   32,    9)),
9782dc6ff8SLingrui98  SCNRows: Int = 512,
9882dc6ff8SLingrui98  SCNTables: Int = 4,
99dd6c0695SLingrui98  SCCtrBits: Int = 6,
10082dc6ff8SLingrui98  SCHistLens: Seq[Int] = Seq(0, 4, 10, 16),
101dd6c0695SLingrui98  numBr: Int = 2,
102bf358e08SLingrui98  branchPredictor: Function2[BranchPredictionResp, Parameters, Tuple2[Seq[BasePredictor], BranchPredictionResp]] =
103bf358e08SLingrui98    ((resp_in: BranchPredictionResp, p: Parameters) => {
10416a1cc4bSzoujr      val ftb = Module(new FTB()(p))
105c5e28a9aSLingrui98      val ubtb =Module(new FauFTB()(p))
1064813e060SLingrui98      // val bim = Module(new BIM()(p))
107bf358e08SLingrui98      val tage = Module(new Tage_SC()(p))
1084cd08aa8SLingrui98      val ras = Module(new RAS()(p))
10960f966c8SGuokai Chen      val ittage = Module(new ITTage()(p))
1104813e060SLingrui98      val preds = Seq(ubtb, tage, ftb, ittage, ras)
11116a1cc4bSzoujr      preds.map(_.io := DontCare)
11216a1cc4bSzoujr
11316a1cc4bSzoujr      // ubtb.io.resp_in(0)  := resp_in
11416a1cc4bSzoujr      // bim.io.resp_in(0)   := ubtb.io.resp
11516a1cc4bSzoujr      // btb.io.resp_in(0)   := bim.io.resp
11616a1cc4bSzoujr      // tage.io.resp_in(0)  := btb.io.resp
11716a1cc4bSzoujr      // loop.io.resp_in(0)  := tage.io.resp
1184813e060SLingrui98      ubtb.io.in.bits.resp_in(0) := resp_in
119c2d1ec7dSLingrui98      tage.io.in.bits.resp_in(0) := ubtb.io.out
120c2d1ec7dSLingrui98      ftb.io.in.bits.resp_in(0)  := tage.io.out
121c2d1ec7dSLingrui98      ittage.io.in.bits.resp_in(0)  := ftb.io.out
122c2d1ec7dSLingrui98      ras.io.in.bits.resp_in(0) := ittage.io.out
12316a1cc4bSzoujr
124c2d1ec7dSLingrui98      (preds, ras.io.out)
12516a1cc4bSzoujr    }),
1262225d46eSJiawei Lin  IBufSize: Int = 48,
1272225d46eSJiawei Lin  DecodeWidth: Int = 6,
1282225d46eSJiawei Lin  RenameWidth: Int = 6,
1292225d46eSJiawei Lin  CommitWidth: Int = 6,
130*65df1368Sczw  MaxUopSize: Int = 65,
1315df4db2aSLingrui98  FtqSize: Int = 64,
1322225d46eSJiawei Lin  EnableLoadFastWakeUp: Boolean = true, // NOTE: not supported now, make it false
1332225d46eSJiawei Lin  IssQueSize: Int = 16,
1344e5d06f1SzhanglyGit  IntLogicRegs: Int = 33,
135f5e33eeeSczw  FpLogicRegs: Int = 33,
13684260280Sczw  VecLogicRegs: Int = 47,
1377154d65eSYinan Xu  NRPhyRegs: Int = 192,
13873faecdcSXuan Hu  IntPhyRegs: Int = 192,
13973faecdcSXuan Hu  VfPhyRegs: Int = 192,
1402b4e8253SYinan Xu  LoadQueueSize: Int = 80,
1410a992150SWilliam Wang  LoadQueueNWriteBanks: Int = 8,
1422b4e8253SYinan Xu  StoreQueueSize: Int = 64,
1430a992150SWilliam Wang  StoreQueueNWriteBanks: Int = 8,
144cea88ff8SWilliam Wang  VlsQueueSize: Int = 8,
1457154d65eSYinan Xu  RobSize: Int = 256,
146ab28928bSfdy  RabSize: Int = 256,
1472225d46eSJiawei Lin  dpParams: DispatchParameters = DispatchParameters(
1482225d46eSJiawei Lin    IntDqSize = 16,
1492225d46eSJiawei Lin    FpDqSize = 16,
1502225d46eSJiawei Lin    LsDqSize = 16,
1512225d46eSJiawei Lin    IntDqDeqWidth = 4,
1522225d46eSJiawei Lin    FpDqDeqWidth = 4,
1532225d46eSJiawei Lin    LsDqDeqWidth = 4
1542225d46eSJiawei Lin  ),
1552225d46eSJiawei Lin  exuParameters: ExuParameters = ExuParameters(
1562225d46eSJiawei Lin    JmpCnt = 1,
1572225d46eSJiawei Lin    AluCnt = 4,
1582225d46eSJiawei Lin    MulCnt = 0,
1592225d46eSJiawei Lin    MduCnt = 2,
1602225d46eSJiawei Lin    FmacCnt = 4,
1612225d46eSJiawei Lin    FmiscCnt = 2,
1622225d46eSJiawei Lin    FmiscDivSqrtCnt = 0,
1632225d46eSJiawei Lin    LduCnt = 2,
1642225d46eSJiawei Lin    StuCnt = 2
1652225d46eSJiawei Lin  ),
166289fc2f9SLinJiawei  prefetcher: Option[PrefetcherParams] = Some(SMSParams()),
1672225d46eSJiawei Lin  LoadPipelineWidth: Int = 2,
1682225d46eSJiawei Lin  StorePipelineWidth: Int = 2,
169cea88ff8SWilliam Wang  VecMemSrcInWidth: Int = 2,
170cea88ff8SWilliam Wang  VecMemInstWbWidth: Int = 1,
171cea88ff8SWilliam Wang  VecMemDispatchWidth: Int = 1,
1722225d46eSJiawei Lin  StoreBufferSize: Int = 16,
17305f23f57SWilliam Wang  StoreBufferThreshold: Int = 7,
17446f74b57SHaojin Tang  EnsbufferWidth: Int = 2,
17537225120Ssfencevma  UncacheBufferSize: Int = 4,
176c837faaaSWilliam Wang  EnableLoadToLoadForward: Boolean = true,
177a98b054bSWilliam Wang  EnableFastForward: Boolean = false,
178beabc72dSWilliam Wang  EnableLdVioCheckAfterReset: Boolean = true,
179026615fcSWilliam Wang  EnableSoftPrefetchAfterReset: Boolean = true,
180026615fcSWilliam Wang  EnableCacheErrorAfterReset: Boolean = true,
181144422dcSMaxpicca-Li  EnableDCacheWPU: Boolean = false,
1826786cfb7SWilliam Wang  EnableAccurateLoadError: Boolean = true,
1834c3daa52SZhangZifei  EnableUncacheWriteOutstanding: Boolean = false,
18445f497a4Shappy-lx  MMUAsidLen: Int = 16, // max is 16, 0 is not supported now
185cea88ff8SWilliam Wang  ReSelectLen: Int = 6, // load replay queue replay select counter len
186a0301c0dSLemover  itlbParameters: TLBParameters = TLBParameters(
187a0301c0dSLemover    name = "itlb",
188a0301c0dSLemover    fetchi = true,
189a0301c0dSLemover    useDmode = false,
190fa086d5eSLemover    normalNWays = 32,
191a0301c0dSLemover    normalReplacer = Some("plru"),
192fa086d5eSLemover    superNWays = 4,
193f1fe8698SLemover    superReplacer = Some("plru")
194a0301c0dSLemover  ),
195a0301c0dSLemover  ldtlbParameters: TLBParameters = TLBParameters(
196a0301c0dSLemover    name = "ldtlb",
19706082082SLemover    normalNSets = 64,
198a0301c0dSLemover    normalNWays = 1,
199a0301c0dSLemover    normalAssociative = "sa",
200a0301c0dSLemover    normalReplacer = Some("setplru"),
20106082082SLemover    superNWays = 16,
202a0301c0dSLemover    normalAsVictim = true,
20353b8f1a7SLemover    outReplace = false,
2045b7ef044SLemover    partialStaticPMP = true,
205f1fe8698SLemover    outsideRecvFlush = true,
2065cf62c1aSLemover    saveLevel = true
207a0301c0dSLemover  ),
208a0301c0dSLemover  sttlbParameters: TLBParameters = TLBParameters(
209a0301c0dSLemover    name = "sttlb",
21006082082SLemover    normalNSets = 64,
211a0301c0dSLemover    normalNWays = 1,
212a0301c0dSLemover    normalAssociative = "sa",
213a0301c0dSLemover    normalReplacer = Some("setplru"),
21406082082SLemover    superNWays = 16,
215a0301c0dSLemover    normalAsVictim = true,
21653b8f1a7SLemover    outReplace = false,
2175b7ef044SLemover    partialStaticPMP = true,
218f1fe8698SLemover    outsideRecvFlush = true,
2195cf62c1aSLemover    saveLevel = true
220a0301c0dSLemover  ),
221c8309e8aSHaoyuan Feng  pftlbParameters: TLBParameters = TLBParameters(
222c8309e8aSHaoyuan Feng    name = "pftlb",
223c8309e8aSHaoyuan Feng    normalNSets = 64,
224c8309e8aSHaoyuan Feng    normalNWays = 1,
225c8309e8aSHaoyuan Feng    normalAssociative = "sa",
226c8309e8aSHaoyuan Feng    normalReplacer = Some("setplru"),
227c8309e8aSHaoyuan Feng    superNWays = 16,
228c8309e8aSHaoyuan Feng    normalAsVictim = true,
229c8309e8aSHaoyuan Feng    outReplace = false,
230c8309e8aSHaoyuan Feng    partialStaticPMP = true,
231c8309e8aSHaoyuan Feng    outsideRecvFlush = true,
232c8309e8aSHaoyuan Feng    saveLevel = true
233c8309e8aSHaoyuan Feng  ),
234bf08468cSLemover  refillBothTlb: Boolean = false,
235a0301c0dSLemover  btlbParameters: TLBParameters = TLBParameters(
236a0301c0dSLemover    name = "btlb",
237a0301c0dSLemover    normalNSets = 1,
238a0301c0dSLemover    normalNWays = 64,
239a0301c0dSLemover    superNWays = 4,
240a0301c0dSLemover  ),
2415854c1edSLemover  l2tlbParameters: L2TLBParameters = L2TLBParameters(),
2422225d46eSJiawei Lin  NumPerfCounters: Int = 16,
24305f23f57SWilliam Wang  icacheParameters: ICacheParameters = ICacheParameters(
24405f23f57SWilliam Wang    tagECC = Some("parity"),
24505f23f57SWilliam Wang    dataECC = Some("parity"),
24605f23f57SWilliam Wang    replacer = Some("setplru"),
2471d8f4dcbSJay    nMissEntries = 2,
2487052722fSJay    nProbeEntries = 2,
249a108d429SJay    nPrefetchEntries = 2,
250a108d429SJay    hasPrefetch = true,
25105f23f57SWilliam Wang  ),
2524f94c0c6SJiawei Lin  dcacheParametersOpt: Option[DCacheParameters] = Some(DCacheParameters(
25305f23f57SWilliam Wang    tagECC = Some("secded"),
25405f23f57SWilliam Wang    dataECC = Some("secded"),
25505f23f57SWilliam Wang    replacer = Some("setplru"),
25605f23f57SWilliam Wang    nMissEntries = 16,
257300ded30SWilliam Wang    nProbeEntries = 8,
258300ded30SWilliam Wang    nReleaseEntries = 18
2594f94c0c6SJiawei Lin  )),
2604f94c0c6SJiawei Lin  L2CacheParamsOpt: Option[HCCacheParameters] = Some(HCCacheParameters(
261a1ea7f76SJiawei Lin    name = "l2",
262a1ea7f76SJiawei Lin    level = 2,
263a1ea7f76SJiawei Lin    ways = 8,
264a1ea7f76SJiawei Lin    sets = 1024, // default 512KB L2
265289fc2f9SLinJiawei    prefetch = Some(huancun.prefetch.PrefetchReceiverParams())
2664f94c0c6SJiawei Lin  )),
267d5be5d19SJiawei Lin  L2NBanks: Int = 1,
268a1ea7f76SJiawei Lin  usePTWRepeater: Boolean = false,
269e0374b1cSHaoyuan Feng  softTLB: Boolean = false, // dpi-c l1tlb debug only
270e0374b1cSHaoyuan Feng  softPTW: Boolean = false, // dpi-c l2tlb debug only
2715afdf73cSHaoyuan Feng  softPTWDelay: Int = 1
2722225d46eSJiawei Lin){
273c7fabd05SSteve Gou  val allHistLens = SCHistLens ++ ITTageTableInfos.map(_._2) ++ TageTableInfos.map(_._2) :+ UbtbGHRLength
274c7fabd05SSteve Gou  val HistoryLength = allHistLens.max + numBr * FtqSize + 9 // 256 for the predictor configs now
275c7fabd05SSteve Gou
2762225d46eSJiawei Lin  val loadExuConfigs = Seq.fill(exuParameters.LduCnt)(LdExeUnitCfg)
2777154d65eSYinan Xu  val storeExuConfigs = Seq.fill(exuParameters.StuCnt)(StaExeUnitCfg) ++ Seq.fill(exuParameters.StuCnt)(StdExeUnitCfg)
2782225d46eSJiawei Lin
27985b4cd54SYinan Xu  val intExuConfigs = (Seq.fill(exuParameters.AluCnt)(AluExeUnitCfg) ++
2807154d65eSYinan Xu    Seq.fill(exuParameters.MduCnt)(MulDivExeUnitCfg) :+ JumpCSRExeUnitCfg)
2812225d46eSJiawei Lin
2822225d46eSJiawei Lin  val fpExuConfigs =
2832225d46eSJiawei Lin    Seq.fill(exuParameters.FmacCnt)(FmacExeUnitCfg) ++
2842225d46eSJiawei Lin      Seq.fill(exuParameters.FmiscCnt)(FmiscExeUnitCfg)
2852225d46eSJiawei Lin
2862225d46eSJiawei Lin  val exuConfigs: Seq[ExuConfig] = intExuConfigs ++ fpExuConfigs ++ loadExuConfigs ++ storeExuConfigs
2872225d46eSJiawei Lin}
2882225d46eSJiawei Lin
2892225d46eSJiawei Lincase object DebugOptionsKey extends Field[DebugOptions]
2902225d46eSJiawei Lin
2912225d46eSJiawei Lincase class DebugOptions
2922225d46eSJiawei Lin(
2931545277aSYinan Xu  FPGAPlatform: Boolean = false,
2941545277aSYinan Xu  EnableDifftest: Boolean = false,
295cbe9a847SYinan Xu  AlwaysBasicDiff: Boolean = true,
2961545277aSYinan Xu  EnableDebug: Boolean = false,
2972225d46eSJiawei Lin  EnablePerfDebug: Boolean = true,
298eb163ef0SHaojin Tang  UseDRAMSim: Boolean = false,
299eb163ef0SHaojin Tang  EnableTopDown: Boolean = false
3002225d46eSJiawei Lin)
3012225d46eSJiawei Lin
3022225d46eSJiawei Lintrait HasXSParameter {
3032225d46eSJiawei Lin
3042225d46eSJiawei Lin  implicit val p: Parameters
3052225d46eSJiawei Lin
3062f30d658SYinan Xu  val PAddrBits = p(SoCParamsKey).PAddrBits // PAddrBits is Phyical Memory addr bits
3072f30d658SYinan Xu
3082225d46eSJiawei Lin  val coreParams = p(XSCoreParamsKey)
3092225d46eSJiawei Lin  val env = p(DebugOptionsKey)
3102225d46eSJiawei Lin
3112225d46eSJiawei Lin  val XLEN = coreParams.XLEN
312deb6421eSHaojin Tang  val VLEN = coreParams.VLEN
3132225d46eSJiawei Lin  val minFLen = 32
3142225d46eSJiawei Lin  val fLen = 64
3152225d46eSJiawei Lin  def xLen = XLEN
3162225d46eSJiawei Lin
3172225d46eSJiawei Lin  val HasMExtension = coreParams.HasMExtension
3182225d46eSJiawei Lin  val HasCExtension = coreParams.HasCExtension
3192225d46eSJiawei Lin  val HasDiv = coreParams.HasDiv
3202225d46eSJiawei Lin  val HasIcache = coreParams.HasICache
3212225d46eSJiawei Lin  val HasDcache = coreParams.HasDCache
3222225d46eSJiawei Lin  val AddrBits = coreParams.AddrBits // AddrBits is used in some cases
3232225d46eSJiawei Lin  val VAddrBits = coreParams.VAddrBits // VAddrBits is Virtual Memory addr bits
32445f497a4Shappy-lx  val AsidLength = coreParams.AsidLength
325a760aeb0Shappy-lx  val ReSelectLen = coreParams.ReSelectLen
3262225d46eSJiawei Lin  val AddrBytes = AddrBits / 8 // unused
3272225d46eSJiawei Lin  val DataBits = XLEN
3282225d46eSJiawei Lin  val DataBytes = DataBits / 8
3292225d46eSJiawei Lin  val HasFPU = coreParams.HasFPU
3300ba52110SZiyue Zhang  val HasVPU = coreParams.HasVPU
331ad3ba452Szhanglinjuan  val HasCustomCSRCacheOp = coreParams.HasCustomCSRCacheOp
3322225d46eSJiawei Lin  val FetchWidth = coreParams.FetchWidth
3332225d46eSJiawei Lin  val PredictWidth = FetchWidth * (if (HasCExtension) 2 else 1)
3342225d46eSJiawei Lin  val EnableBPU = coreParams.EnableBPU
3352225d46eSJiawei Lin  val EnableBPD = coreParams.EnableBPD // enable backing predictor(like Tage) in BPUStage3
3362225d46eSJiawei Lin  val EnableRAS = coreParams.EnableRAS
3372225d46eSJiawei Lin  val EnableLB = coreParams.EnableLB
3382225d46eSJiawei Lin  val EnableLoop = coreParams.EnableLoop
3392225d46eSJiawei Lin  val EnableSC = coreParams.EnableSC
3402225d46eSJiawei Lin  val EnbaleTlbDebug = coreParams.EnbaleTlbDebug
3412225d46eSJiawei Lin  val HistoryLength = coreParams.HistoryLength
34286d9c530SLingrui98  val EnableGHistDiff = coreParams.EnableGHistDiff
343f2aabf0dSLingrui98  val UbtbGHRLength = coreParams.UbtbGHRLength
344b37e4b45SLingrui98  val UbtbSize = coreParams.UbtbSize
34511d0c81dSLingrui98  val EnableFauFTB = coreParams.EnableFauFTB
346b37e4b45SLingrui98  val FtbSize = coreParams.FtbSize
347b37e4b45SLingrui98  val FtbWays = coreParams.FtbWays
3482225d46eSJiawei Lin  val RasSize = coreParams.RasSize
34916a1cc4bSzoujr
350bf358e08SLingrui98  def getBPDComponents(resp_in: BranchPredictionResp, p: Parameters) = {
351bf358e08SLingrui98    coreParams.branchPredictor(resp_in, p)
35216a1cc4bSzoujr  }
353dd6c0695SLingrui98  val numBr = coreParams.numBr
354dd6c0695SLingrui98  val TageTableInfos = coreParams.TageTableInfos
355cb4f77ceSLingrui98  val TageBanks = coreParams.numBr
356dd6c0695SLingrui98  val SCNRows = coreParams.SCNRows
357dd6c0695SLingrui98  val SCCtrBits = coreParams.SCCtrBits
35834ed6fbcSLingrui98  val SCHistLens = coreParams.SCHistLens
35934ed6fbcSLingrui98  val SCNTables = coreParams.SCNTables
360dd6c0695SLingrui98
36134ed6fbcSLingrui98  val SCTableInfos = Seq.fill(SCNTables)((SCNRows, SCCtrBits)) zip SCHistLens map {
36234ed6fbcSLingrui98    case ((n, cb), h) => (n, cb, h)
363dd6c0695SLingrui98  }
364dd6c0695SLingrui98  val ITTageTableInfos = coreParams.ITTageTableInfos
365dd6c0695SLingrui98  type FoldedHistoryInfo = Tuple2[Int, Int]
366dd6c0695SLingrui98  val foldedGHistInfos =
3674813e060SLingrui98    (TageTableInfos.map{ case (nRows, h, t) =>
368dd6c0695SLingrui98      if (h > 0)
3694813e060SLingrui98        Set((h, min(log2Ceil(nRows/numBr), h)), (h, min(h, t)), (h, min(h, t-1)))
370dd6c0695SLingrui98      else
371dd6c0695SLingrui98        Set[FoldedHistoryInfo]()
3724813e060SLingrui98    }.reduce(_++_).toSet ++
37334ed6fbcSLingrui98    SCTableInfos.map{ case (nRows, _, h) =>
374dd6c0695SLingrui98      if (h > 0)
375e992912cSLingrui98        Set((h, min(log2Ceil(nRows/TageBanks), h)))
376dd6c0695SLingrui98      else
377dd6c0695SLingrui98        Set[FoldedHistoryInfo]()
37834ed6fbcSLingrui98    }.reduce(_++_).toSet ++
379dd6c0695SLingrui98    ITTageTableInfos.map{ case (nRows, h, t) =>
380dd6c0695SLingrui98      if (h > 0)
381dd6c0695SLingrui98        Set((h, min(log2Ceil(nRows), h)), (h, min(h, t)), (h, min(h, t-1)))
382dd6c0695SLingrui98      else
383dd6c0695SLingrui98        Set[FoldedHistoryInfo]()
384527dc111SLingrui98    }.reduce(_++_) ++
385527dc111SLingrui98      Set[FoldedHistoryInfo]((UbtbGHRLength, log2Ceil(UbtbSize)))
386527dc111SLingrui98    ).toList
38716a1cc4bSzoujr
388c7fabd05SSteve Gou
389c7fabd05SSteve Gou
3902225d46eSJiawei Lin  val CacheLineSize = coreParams.CacheLineSize
3912225d46eSJiawei Lin  val CacheLineHalfWord = CacheLineSize / 16
3922225d46eSJiawei Lin  val ExtHistoryLength = HistoryLength + 64
3932225d46eSJiawei Lin  val IBufSize = coreParams.IBufSize
3942225d46eSJiawei Lin  val DecodeWidth = coreParams.DecodeWidth
3952225d46eSJiawei Lin  val RenameWidth = coreParams.RenameWidth
3962225d46eSJiawei Lin  val CommitWidth = coreParams.CommitWidth
3973d1a5c10Smaliao  val MaxUopSize = coreParams.MaxUopSize
3982225d46eSJiawei Lin  val FtqSize = coreParams.FtqSize
3992225d46eSJiawei Lin  val IssQueSize = coreParams.IssQueSize
4002225d46eSJiawei Lin  val EnableLoadFastWakeUp = coreParams.EnableLoadFastWakeUp
4014e5d06f1SzhanglyGit  val IntLogicRegs = coreParams.IntLogicRegs
4024e5d06f1SzhanglyGit  val FpLogicRegs = coreParams.FpLogicRegs
4034e5d06f1SzhanglyGit  val VecLogicRegs = coreParams.VecLogicRegs
4042225d46eSJiawei Lin  val NRPhyRegs = coreParams.NRPhyRegs
4052225d46eSJiawei Lin  val PhyRegIdxWidth = log2Up(NRPhyRegs)
40673faecdcSXuan Hu  val IntPhyRegs = coreParams.IntPhyRegs
40773faecdcSXuan Hu  val VfPhyRegs = coreParams.VfPhyRegs
40873faecdcSXuan Hu  val IntPregIdxWidth = log2Up(IntPhyRegs)
40973faecdcSXuan Hu  val VfPregIdxWidth = log2Up(VfPhyRegs)
4109aca92b9SYinan Xu  val RobSize = coreParams.RobSize
4113d1a5c10Smaliao  val RabSize = coreParams.RabSize
41270224bf6SYinan Xu  val IntRefCounterWidth = log2Ceil(RobSize)
4132225d46eSJiawei Lin  val LoadQueueSize = coreParams.LoadQueueSize
4140a992150SWilliam Wang  val LoadQueueNWriteBanks = coreParams.LoadQueueNWriteBanks
4152225d46eSJiawei Lin  val StoreQueueSize = coreParams.StoreQueueSize
4160a992150SWilliam Wang  val StoreQueueNWriteBanks = coreParams.StoreQueueNWriteBanks
417cea88ff8SWilliam Wang  val VlsQueueSize = coreParams.VlsQueueSize
4182225d46eSJiawei Lin  val dpParams = coreParams.dpParams
4192225d46eSJiawei Lin  val exuParameters = coreParams.exuParameters
4202225d46eSJiawei Lin  val NRMemReadPorts = exuParameters.LduCnt + 2 * exuParameters.StuCnt
421acd4a4e3SYinan Xu  val NRIntReadPorts = 2 * exuParameters.AluCnt + NRMemReadPorts
422acd4a4e3SYinan Xu  val NRIntWritePorts = exuParameters.AluCnt + exuParameters.MduCnt + exuParameters.LduCnt
423acd4a4e3SYinan Xu  val NRFpReadPorts = 3 * exuParameters.FmacCnt + exuParameters.StuCnt
424acd4a4e3SYinan Xu  val NRFpWritePorts = exuParameters.FpExuCnt + exuParameters.LduCnt
4252225d46eSJiawei Lin  val LoadPipelineWidth = coreParams.LoadPipelineWidth
4262225d46eSJiawei Lin  val StorePipelineWidth = coreParams.StorePipelineWidth
427cea88ff8SWilliam Wang  val VecMemSrcInWidth = coreParams.VecMemSrcInWidth
428cea88ff8SWilliam Wang  val VecMemInstWbWidth = coreParams.VecMemInstWbWidth
429cea88ff8SWilliam Wang  val VecMemDispatchWidth = coreParams.VecMemDispatchWidth
4302225d46eSJiawei Lin  val StoreBufferSize = coreParams.StoreBufferSize
43105f23f57SWilliam Wang  val StoreBufferThreshold = coreParams.StoreBufferThreshold
43246f74b57SHaojin Tang  val EnsbufferWidth = coreParams.EnsbufferWidth
43337225120Ssfencevma  val UncacheBufferSize = coreParams.UncacheBufferSize
43464886eefSWilliam Wang  val EnableLoadToLoadForward = coreParams.EnableLoadToLoadForward
4353db2cf75SWilliam Wang  val EnableFastForward = coreParams.EnableFastForward
43667682d05SWilliam Wang  val EnableLdVioCheckAfterReset = coreParams.EnableLdVioCheckAfterReset
437026615fcSWilliam Wang  val EnableSoftPrefetchAfterReset = coreParams.EnableSoftPrefetchAfterReset
438026615fcSWilliam Wang  val EnableCacheErrorAfterReset = coreParams.EnableCacheErrorAfterReset
439144422dcSMaxpicca-Li  val EnableDCacheWPU = coreParams.EnableDCacheWPU
4406786cfb7SWilliam Wang  val EnableAccurateLoadError = coreParams.EnableAccurateLoadError
44137225120Ssfencevma  val EnableUncacheWriteOutstanding = coreParams.EnableUncacheWriteOutstanding
44245f497a4Shappy-lx  val asidLen = coreParams.MMUAsidLen
443a0301c0dSLemover  val BTLBWidth = coreParams.LoadPipelineWidth + coreParams.StorePipelineWidth
444bf08468cSLemover  val refillBothTlb = coreParams.refillBothTlb
445a0301c0dSLemover  val itlbParams = coreParams.itlbParameters
446a0301c0dSLemover  val ldtlbParams = coreParams.ldtlbParameters
447a0301c0dSLemover  val sttlbParams = coreParams.sttlbParameters
448c8309e8aSHaoyuan Feng  val pftlbParams = coreParams.pftlbParameters
449a0301c0dSLemover  val btlbParams = coreParams.btlbParameters
4505854c1edSLemover  val l2tlbParams = coreParams.l2tlbParameters
4512225d46eSJiawei Lin  val NumPerfCounters = coreParams.NumPerfCounters
4522225d46eSJiawei Lin
453cd365d4cSrvcoresjw  val NumRs = (exuParameters.JmpCnt+1)/2 + (exuParameters.AluCnt+1)/2 + (exuParameters.MulCnt+1)/2 +
454cd365d4cSrvcoresjw              (exuParameters.MduCnt+1)/2 + (exuParameters.FmacCnt+1)/2 +  + (exuParameters.FmiscCnt+1)/2 +
455cd365d4cSrvcoresjw              (exuParameters.FmiscDivSqrtCnt+1)/2 + (exuParameters.LduCnt+1)/2 +
45646f74b57SHaojin Tang              (exuParameters.StuCnt+1)/2 + (exuParameters.StuCnt+1)/2
457cd365d4cSrvcoresjw
4582225d46eSJiawei Lin  val instBytes = if (HasCExtension) 2 else 4
4592225d46eSJiawei Lin  val instOffsetBits = log2Ceil(instBytes)
4602225d46eSJiawei Lin
46105f23f57SWilliam Wang  val icacheParameters = coreParams.icacheParameters
4624f94c0c6SJiawei Lin  val dcacheParameters = coreParams.dcacheParametersOpt.getOrElse(DCacheParameters())
4632225d46eSJiawei Lin
464b899def8SWilliam Wang  // dcache block cacheline when lr for LRSCCycles - LRSCBackOff cycles
465b899def8SWilliam Wang  // for constrained LR/SC loop
466b899def8SWilliam Wang  val LRSCCycles = 64
467b899def8SWilliam Wang  // for lr storm
468b899def8SWilliam Wang  val LRSCBackOff = 8
4692225d46eSJiawei Lin
4702225d46eSJiawei Lin  // cache hierarchy configurations
4712225d46eSJiawei Lin  val l1BusDataWidth = 256
4722225d46eSJiawei Lin
473de169c67SWilliam Wang  // load violation predict
474de169c67SWilliam Wang  val ResetTimeMax2Pow = 20 //1078576
475de169c67SWilliam Wang  val ResetTimeMin2Pow = 10 //1024
476de169c67SWilliam Wang  // wait table parameters
477de169c67SWilliam Wang  val WaitTableSize = 1024
478de169c67SWilliam Wang  val MemPredPCWidth = log2Up(WaitTableSize)
479de169c67SWilliam Wang  val LWTUse2BitCounter = true
480de169c67SWilliam Wang  // store set parameters
481de169c67SWilliam Wang  val SSITSize = WaitTableSize
482de169c67SWilliam Wang  val LFSTSize = 32
483de169c67SWilliam Wang  val SSIDWidth = log2Up(LFSTSize)
484de169c67SWilliam Wang  val LFSTWidth = 4
485de169c67SWilliam Wang  val StoreSetEnable = true // LWT will be disabled if SS is enabled
4862225d46eSJiawei Lin
4872225d46eSJiawei Lin  val loadExuConfigs = coreParams.loadExuConfigs
4882225d46eSJiawei Lin  val storeExuConfigs = coreParams.storeExuConfigs
4892225d46eSJiawei Lin
4902225d46eSJiawei Lin  val intExuConfigs = coreParams.intExuConfigs
4912225d46eSJiawei Lin
4922225d46eSJiawei Lin  val fpExuConfigs = coreParams.fpExuConfigs
4932225d46eSJiawei Lin
4942225d46eSJiawei Lin  val exuConfigs = coreParams.exuConfigs
4959d5a2027SYinan Xu
496cd365d4cSrvcoresjw  val PCntIncrStep: Int = 6
497cd365d4cSrvcoresjw  val numPCntHc: Int = 25
498cd365d4cSrvcoresjw  val numPCntPtw: Int = 19
499cd365d4cSrvcoresjw
500cd365d4cSrvcoresjw  val numCSRPCntFrontend = 8
501cd365d4cSrvcoresjw  val numCSRPCntCtrl     = 8
502cd365d4cSrvcoresjw  val numCSRPCntLsu      = 8
503cd365d4cSrvcoresjw  val numCSRPCntHc       = 5
5042225d46eSJiawei Lin}
505