1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 172225d46eSJiawei Linpackage xiangshan 182225d46eSJiawei Lin 198891a219SYinan Xuimport org.chipsalliance.cde.config.{Field, Parameters} 202225d46eSJiawei Linimport chisel3._ 212225d46eSJiawei Linimport chisel3.util._ 2298c71602SJiawei Linimport huancun._ 233b739f49SXuan Huimport system.SoCParamsKey 24730cfbc0SXuan Huimport xiangshan.backend.datapath.RdConfig._ 25730cfbc0SXuan Huimport xiangshan.backend.datapath.WbConfig._ 263b739f49SXuan Huimport xiangshan.backend.dispatch.DispatchParameters 27730cfbc0SXuan Huimport xiangshan.backend.exu.ExeUnitParams 28730cfbc0SXuan Huimport xiangshan.backend.fu.FuConfig._ 29730cfbc0SXuan Huimport xiangshan.backend.issue.{IntScheduler, IssueBlockParams, MemScheduler, SchdBlockParams, SchedulerType, VfScheduler} 305edcc45fSHaojin Tangimport xiangshan.backend.regfile.{IntPregParams, PregParams, VfPregParams, FakeIntPregParams} 31730cfbc0SXuan Huimport xiangshan.backend.BackendParams 323b739f49SXuan Huimport xiangshan.cache.DCacheParameters 33a1ea7f76SJiawei Linimport xiangshan.cache.prefetch._ 34a1ea7f76SJiawei Linimport xiangshan.frontend.{BasePredictor, BranchPredictionResp, FTB, FakePredictor, RAS, Tage, ITTage, Tage_SC, FauFTB} 3560f966c8SGuokai Chenimport xiangshan.frontend.icache.ICacheParameters 363b739f49SXuan Huimport xiangshan.cache.mmu.{L2TLBParameters, TLBParameters} 373b739f49SXuan Huimport xiangshan.frontend._ 383b739f49SXuan Huimport xiangshan.frontend.icache.ICacheParameters 393b739f49SXuan Hu 40d4aca96cSlqreimport freechips.rocketchip.diplomacy.AddressSet 412f30d658SYinan Xuimport system.SoCParamsKey 4298c71602SJiawei Linimport huancun._ 4398c71602SJiawei Linimport huancun.debug._ 4404665835SMaxpicca-Liimport xiangshan.cache.wpu.WPUParameters 4515ee59e4Swakafaimport coupledL2._ 46bf35baadSXuan Huimport xiangshan.backend.datapath.WakeUpConfig 47289fc2f9SLinJiaweiimport xiangshan.mem.prefetch.{PrefetcherParams, SMSParams} 48289fc2f9SLinJiawei 49dd6c0695SLingrui98import scala.math.min 5034ab1ae9SJiawei Lin 5134ab1ae9SJiawei Lincase object XSTileKey extends Field[Seq[XSCoreParameters]] 5234ab1ae9SJiawei Lin 532225d46eSJiawei Lincase object XSCoreParamsKey extends Field[XSCoreParameters] 542225d46eSJiawei Lin 552225d46eSJiawei Lincase class XSCoreParameters 562225d46eSJiawei Lin( 572225d46eSJiawei Lin HasPrefetch: Boolean = false, 582225d46eSJiawei Lin HartId: Int = 0, 592225d46eSJiawei Lin XLEN: Int = 64, 60deb6421eSHaojin Tang VLEN: Int = 128, 61a8db15d8Sfdy ELEN: Int = 64, 622225d46eSJiawei Lin HasMExtension: Boolean = true, 632225d46eSJiawei Lin HasCExtension: Boolean = true, 642225d46eSJiawei Lin HasDiv: Boolean = true, 652225d46eSJiawei Lin HasICache: Boolean = true, 662225d46eSJiawei Lin HasDCache: Boolean = true, 672225d46eSJiawei Lin AddrBits: Int = 64, 682225d46eSJiawei Lin VAddrBits: Int = 39, 692225d46eSJiawei Lin HasFPU: Boolean = true, 7035d1557aSZiyue Zhang HasVPU: Boolean = true, 71ad3ba452Szhanglinjuan HasCustomCSRCacheOp: Boolean = true, 722225d46eSJiawei Lin FetchWidth: Int = 8, 7345f497a4Shappy-lx AsidLength: Int = 16, 742225d46eSJiawei Lin EnableBPU: Boolean = true, 752225d46eSJiawei Lin EnableBPD: Boolean = true, 762225d46eSJiawei Lin EnableRAS: Boolean = true, 772225d46eSJiawei Lin EnableLB: Boolean = false, 782225d46eSJiawei Lin EnableLoop: Boolean = true, 79e0f3968cSzoujr EnableSC: Boolean = true, 802225d46eSJiawei Lin EnbaleTlbDebug: Boolean = false, 81918d87f2SsinceforYy EnableClockGate: Boolean = true, 822225d46eSJiawei Lin EnableJal: Boolean = false, 8311d0c81dSLingrui98 EnableFauFTB: Boolean = true, 84f2aabf0dSLingrui98 UbtbGHRLength: Int = 4, 85c7fabd05SSteve Gou // HistoryLength: Int = 512, 862f7b35ceSLingrui98 EnableGHistDiff: Boolean = true, 87ab0200c8SEaston Man EnableCommitGHistDiff: Boolean = true, 88edc18578SLingrui98 UbtbSize: Int = 256, 89b37e4b45SLingrui98 FtbSize: Int = 2048, 900b8e1fd0SGuokai Chen RasSize: Int = 16, 910b8e1fd0SGuokai Chen RasSpecSize: Int = 32, 9277bef50aSGuokai Chen RasCtrSize: Int = 3, 932225d46eSJiawei Lin CacheLineSize: Int = 512, 94b37e4b45SLingrui98 FtbWays: Int = 4, 95dd6c0695SLingrui98 TageTableInfos: Seq[Tuple3[Int,Int,Int]] = 96dd6c0695SLingrui98 // Sets Hist Tag 9751e26c03SLingrui98 // Seq(( 2048, 2, 8), 9851e26c03SLingrui98 // ( 2048, 9, 8), 9951e26c03SLingrui98 // ( 2048, 13, 8), 10051e26c03SLingrui98 // ( 2048, 20, 8), 10151e26c03SLingrui98 // ( 2048, 26, 8), 10251e26c03SLingrui98 // ( 2048, 44, 8), 10351e26c03SLingrui98 // ( 2048, 73, 8), 10451e26c03SLingrui98 // ( 2048, 256, 8)), 10551e26c03SLingrui98 Seq(( 4096, 8, 8), 10651e26c03SLingrui98 ( 4096, 13, 8), 10751e26c03SLingrui98 ( 4096, 32, 8), 10851e26c03SLingrui98 ( 4096, 119, 8)), 109dd6c0695SLingrui98 ITTageTableInfos: Seq[Tuple3[Int,Int,Int]] = 110dd6c0695SLingrui98 // Sets Hist Tag 11103c81005SLingrui98 Seq(( 256, 4, 9), 112527dc111SLingrui98 ( 256, 8, 9), 1133581d7d3SLingrui98 ( 512, 13, 9), 114527dc111SLingrui98 ( 512, 16, 9), 115f2aabf0dSLingrui98 ( 512, 32, 9)), 11682dc6ff8SLingrui98 SCNRows: Int = 512, 11782dc6ff8SLingrui98 SCNTables: Int = 4, 118dd6c0695SLingrui98 SCCtrBits: Int = 6, 11982dc6ff8SLingrui98 SCHistLens: Seq[Int] = Seq(0, 4, 10, 16), 120dd6c0695SLingrui98 numBr: Int = 2, 121bf358e08SLingrui98 branchPredictor: Function2[BranchPredictionResp, Parameters, Tuple2[Seq[BasePredictor], BranchPredictionResp]] = 122bf358e08SLingrui98 ((resp_in: BranchPredictionResp, p: Parameters) => { 12316a1cc4bSzoujr val ftb = Module(new FTB()(p)) 124c5e28a9aSLingrui98 val ubtb =Module(new FauFTB()(p)) 1254813e060SLingrui98 // val bim = Module(new BIM()(p)) 126bf358e08SLingrui98 val tage = Module(new Tage_SC()(p)) 1274cd08aa8SLingrui98 val ras = Module(new RAS()(p)) 12860f966c8SGuokai Chen val ittage = Module(new ITTage()(p)) 1294813e060SLingrui98 val preds = Seq(ubtb, tage, ftb, ittage, ras) 13016a1cc4bSzoujr preds.map(_.io := DontCare) 13116a1cc4bSzoujr 13216a1cc4bSzoujr // ubtb.io.resp_in(0) := resp_in 13316a1cc4bSzoujr // bim.io.resp_in(0) := ubtb.io.resp 13416a1cc4bSzoujr // btb.io.resp_in(0) := bim.io.resp 13516a1cc4bSzoujr // tage.io.resp_in(0) := btb.io.resp 13616a1cc4bSzoujr // loop.io.resp_in(0) := tage.io.resp 1374813e060SLingrui98 ubtb.io.in.bits.resp_in(0) := resp_in 138c2d1ec7dSLingrui98 tage.io.in.bits.resp_in(0) := ubtb.io.out 139c2d1ec7dSLingrui98 ftb.io.in.bits.resp_in(0) := tage.io.out 140c2d1ec7dSLingrui98 ittage.io.in.bits.resp_in(0) := ftb.io.out 141c2d1ec7dSLingrui98 ras.io.in.bits.resp_in(0) := ittage.io.out 14216a1cc4bSzoujr 143c2d1ec7dSLingrui98 (preds, ras.io.out) 14416a1cc4bSzoujr }), 145c157cf71SGuokai Chen ICacheECCForceError: Boolean = false, 1462225d46eSJiawei Lin IBufSize: Int = 48, 14744c9c1deSEaston Man IBufNBank: Int = 6, // IBuffer bank amount, should divide IBufSize 1482225d46eSJiawei Lin DecodeWidth: Int = 6, 1492225d46eSJiawei Lin RenameWidth: Int = 6, 1502225d46eSJiawei Lin CommitWidth: Int = 6, 15165df1368Sczw MaxUopSize: Int = 65, 152fa7f2c26STang Haojin EnableRenameSnapshot: Boolean = true, 153fa7f2c26STang Haojin RenameSnapshotNum: Int = 4, 1545df4db2aSLingrui98 FtqSize: Int = 64, 1552225d46eSJiawei Lin EnableLoadFastWakeUp: Boolean = true, // NOTE: not supported now, make it false 156a8db15d8Sfdy IntLogicRegs: Int = 32, 157f2ea741cSzhanglinjuan FpLogicRegs: Int = 32 + 1 + 1, // 1: I2F, 1: stride 158189ec863SzhanglyGit VecLogicRegs: Int = 32 + 1 + 15, // 15: tmp, 1: vconfig 159189ec863SzhanglyGit VCONFIG_IDX: Int = 32, 1607154d65eSYinan Xu NRPhyRegs: Int = 192, 1618ff9f385SHaojin Tang VirtualLoadQueueSize: Int = 72, 1628ff9f385SHaojin Tang LoadQueueRARSize: Int = 72, 163e4f69d78Ssfencevma LoadQueueRAWSize: Int = 64, // NOTE: make sure that LoadQueueRAWSize is power of 2. 164e4f69d78Ssfencevma RollbackGroupSize: Int = 8, 16544cbc983Ssfencevma LoadQueueReplaySize: Int = 72, 166e4f69d78Ssfencevma LoadUncacheBufferSize: Int = 20, 167e4f69d78Ssfencevma LoadQueueNWriteBanks: Int = 8, // NOTE: make sure that LoadQueueRARSize/LoadQueueRAWSize is divided by LoadQueueNWriteBanks 1682b4e8253SYinan Xu StoreQueueSize: Int = 64, 169e4f69d78Ssfencevma StoreQueueNWriteBanks: Int = 8, // NOTE: make sure that StoreQueueSize is divided by StoreQueueNWriteBanks 170e4f69d78Ssfencevma StoreQueueForwardWithMask: Boolean = true, 171cea88ff8SWilliam Wang VlsQueueSize: Int = 8, 1721f35da39Sxiaofeibao-xjtu RobSize: Int = 160, 173a8db15d8Sfdy RabSize: Int = 256, 1744c7680e0SXuan Hu VTypeBufferSize: Int = 64, // used to reorder vtype 1751f35da39Sxiaofeibao-xjtu IssueQueueSize: Int = 24, 17628607074Ssinsanction IssueQueueCompEntrySize: Int = 16, 1772225d46eSJiawei Lin dpParams: DispatchParameters = DispatchParameters( 1782225d46eSJiawei Lin IntDqSize = 16, 1792225d46eSJiawei Lin FpDqSize = 16, 180b1a9bf2eSXuan Hu LsDqSize = 18, 181ff3fcdf1Sxiaofeibao-xjtu IntDqDeqWidth = 8, 1823b739f49SXuan Hu FpDqDeqWidth = 6, 1833b739f49SXuan Hu LsDqDeqWidth = 6, 1842225d46eSJiawei Lin ), 1853b739f49SXuan Hu intPreg: PregParams = IntPregParams( 1866f7be84aSXuan Hu numEntries = 224, 18739c59369SXuan Hu numRead = None, 18839c59369SXuan Hu numWrite = None, 1892225d46eSJiawei Lin ), 1903b739f49SXuan Hu vfPreg: VfPregParams = VfPregParams( 19139c59369SXuan Hu numEntries = 192, 192fc605fcfSsinsanction numRead = None, 19339c59369SXuan Hu numWrite = None, 1943b739f49SXuan Hu ), 195289fc2f9SLinJiawei prefetcher: Option[PrefetcherParams] = Some(SMSParams()), 196a81cda24Ssfencevma LoadPipelineWidth: Int = 3, 1972142592bSxiaofeibao-xjtu StorePipelineWidth: Int = 2, 198b7618691Sweiding liu VecLoadPipelineWidth: Int = 1, 199b7618691Sweiding liu VecStorePipelineWidth: Int = 1, 200cea88ff8SWilliam Wang VecMemSrcInWidth: Int = 2, 201cea88ff8SWilliam Wang VecMemInstWbWidth: Int = 1, 202cea88ff8SWilliam Wang VecMemDispatchWidth: Int = 1, 2033ea758f9SAnzo VecMemDispatchMaxNumber: Int = 16, 2042225d46eSJiawei Lin StoreBufferSize: Int = 16, 20505f23f57SWilliam Wang StoreBufferThreshold: Int = 7, 20646f74b57SHaojin Tang EnsbufferWidth: Int = 2, 20720a5248fSzhanglinjuan // ============ VLSU ============ 208b2d6d8e7Sgood-circle VlMergeBufferSize: Int = 16, 209b2d6d8e7Sgood-circle VsMergeBufferSize: Int = 16, 2103952421bSweiding liu UopWritebackWidth: Int = 1, 211*627be78bSgood-circle VLUopWritebackWidth: Int = 1, 212*627be78bSgood-circle VSUopWritebackWidth: Int = 1, 21326af847eSgood-circle SplitBufferSize: Int = 8, 21420a5248fSzhanglinjuan // ============================== 21537225120Ssfencevma UncacheBufferSize: Int = 4, 216cd2ff98bShappy-lx EnableLoadToLoadForward: Boolean = false, 21714a67055Ssfencevma EnableFastForward: Boolean = true, 218beabc72dSWilliam Wang EnableLdVioCheckAfterReset: Boolean = true, 219026615fcSWilliam Wang EnableSoftPrefetchAfterReset: Boolean = true, 220026615fcSWilliam Wang EnableCacheErrorAfterReset: Boolean = true, 2216786cfb7SWilliam Wang EnableAccurateLoadError: Boolean = true, 222e32bafbaSbugGenerator EnableUncacheWriteOutstanding: Boolean = false, 2230d32f713Shappy-lx EnableStorePrefetchAtIssue: Boolean = false, 2240d32f713Shappy-lx EnableStorePrefetchAtCommit: Boolean = false, 2250d32f713Shappy-lx EnableAtCommitMissTrigger: Boolean = true, 2260d32f713Shappy-lx EnableStorePrefetchSMS: Boolean = false, 2270d32f713Shappy-lx EnableStorePrefetchSPB: Boolean = false, 22845f497a4Shappy-lx MMUAsidLen: Int = 16, // max is 16, 0 is not supported now 22962dfd6c3Shappy-lx ReSelectLen: Int = 7, // load replay queue replay select counter len 23004665835SMaxpicca-Li iwpuParameters: WPUParameters = WPUParameters( 23104665835SMaxpicca-Li enWPU = false, 23204665835SMaxpicca-Li algoName = "mmru", 23304665835SMaxpicca-Li isICache = true, 23404665835SMaxpicca-Li ), 23504665835SMaxpicca-Li dwpuParameters: WPUParameters = WPUParameters( 23604665835SMaxpicca-Li enWPU = false, 23704665835SMaxpicca-Li algoName = "mmru", 23804665835SMaxpicca-Li enCfPred = false, 23904665835SMaxpicca-Li isICache = false, 24004665835SMaxpicca-Li ), 241a0301c0dSLemover itlbParameters: TLBParameters = TLBParameters( 242a0301c0dSLemover name = "itlb", 243a0301c0dSLemover fetchi = true, 244a0301c0dSLemover useDmode = false, 245f9ac118cSHaoyuan Feng NWays = 48, 246a0301c0dSLemover ), 24734f9624dSguohongyu itlbPortNum: Int = 2 + ICacheParameters().prefetchPipeNum + 1, 24834f9624dSguohongyu ipmpPortNum: Int = 2 + ICacheParameters().prefetchPipeNum + 1, 249a0301c0dSLemover ldtlbParameters: TLBParameters = TLBParameters( 250a0301c0dSLemover name = "ldtlb", 251f9ac118cSHaoyuan Feng NWays = 48, 25253b8f1a7SLemover outReplace = false, 2535b7ef044SLemover partialStaticPMP = true, 254f1fe8698SLemover outsideRecvFlush = true, 25526af847eSgood-circle saveLevel = true, 25626af847eSgood-circle lgMaxSize = 4 257a0301c0dSLemover ), 258a0301c0dSLemover sttlbParameters: TLBParameters = TLBParameters( 259a0301c0dSLemover name = "sttlb", 260f9ac118cSHaoyuan Feng NWays = 48, 26153b8f1a7SLemover outReplace = false, 2625b7ef044SLemover partialStaticPMP = true, 263f1fe8698SLemover outsideRecvFlush = true, 26426af847eSgood-circle saveLevel = true, 26526af847eSgood-circle lgMaxSize = 4 266a0301c0dSLemover ), 2678f1fa9b1Ssfencevma hytlbParameters: TLBParameters = TLBParameters( 2688f1fa9b1Ssfencevma name = "hytlb", 269531c40faSsinceforYy NWays = 48, 270531c40faSsinceforYy outReplace = false, 2718f1fa9b1Ssfencevma partialStaticPMP = true, 2728f1fa9b1Ssfencevma outsideRecvFlush = true, 27326af847eSgood-circle saveLevel = true, 27426af847eSgood-circle lgMaxSize = 4 2758f1fa9b1Ssfencevma ), 276c8309e8aSHaoyuan Feng pftlbParameters: TLBParameters = TLBParameters( 277c8309e8aSHaoyuan Feng name = "pftlb", 278f9ac118cSHaoyuan Feng NWays = 48, 279c8309e8aSHaoyuan Feng outReplace = false, 280c8309e8aSHaoyuan Feng partialStaticPMP = true, 281c8309e8aSHaoyuan Feng outsideRecvFlush = true, 28226af847eSgood-circle saveLevel = true, 28326af847eSgood-circle lgMaxSize = 4 284c8309e8aSHaoyuan Feng ), 285bf08468cSLemover refillBothTlb: Boolean = false, 286a0301c0dSLemover btlbParameters: TLBParameters = TLBParameters( 287a0301c0dSLemover name = "btlb", 288f9ac118cSHaoyuan Feng NWays = 48, 289a0301c0dSLemover ), 2905854c1edSLemover l2tlbParameters: L2TLBParameters = L2TLBParameters(), 2912225d46eSJiawei Lin NumPerfCounters: Int = 16, 29205f23f57SWilliam Wang icacheParameters: ICacheParameters = ICacheParameters( 29305f23f57SWilliam Wang tagECC = Some("parity"), 29405f23f57SWilliam Wang dataECC = Some("parity"), 29505f23f57SWilliam Wang replacer = Some("setplru"), 2961d8f4dcbSJay nMissEntries = 2, 2977052722fSJay nProbeEntries = 2, 298cb93f2f2Sguohongyu nPrefetchEntries = 12, 2999bba777eSssszwic nPrefBufferEntries = 32, 30005f23f57SWilliam Wang ), 3014f94c0c6SJiawei Lin dcacheParametersOpt: Option[DCacheParameters] = Some(DCacheParameters( 30205f23f57SWilliam Wang tagECC = Some("secded"), 30305f23f57SWilliam Wang dataECC = Some("secded"), 30405f23f57SWilliam Wang replacer = Some("setplru"), 30505f23f57SWilliam Wang nMissEntries = 16, 306300ded30SWilliam Wang nProbeEntries = 8, 3070d32f713Shappy-lx nReleaseEntries = 18, 3080d32f713Shappy-lx nMaxPrefetchEntry = 6, 3094f94c0c6SJiawei Lin )), 31015ee59e4Swakafa L2CacheParamsOpt: Option[L2Param] = Some(L2Param( 311a1ea7f76SJiawei Lin name = "l2", 312a1ea7f76SJiawei Lin ways = 8, 313a1ea7f76SJiawei Lin sets = 1024, // default 512KB L2 31415ee59e4Swakafa prefetch = Some(coupledL2.prefetch.PrefetchReceiverParams()) 3154f94c0c6SJiawei Lin )), 316d5be5d19SJiawei Lin L2NBanks: Int = 1, 317a1ea7f76SJiawei Lin usePTWRepeater: Boolean = false, 318e0374b1cSHaoyuan Feng softTLB: Boolean = false, // dpi-c l1tlb debug only 319e0374b1cSHaoyuan Feng softPTW: Boolean = false, // dpi-c l2tlb debug only 3205afdf73cSHaoyuan Feng softPTWDelay: Int = 1 3212225d46eSJiawei Lin){ 322b52d4755SXuan Hu def vlWidth = log2Up(VLEN) + 1 323b52d4755SXuan Hu 3246dbb4e08SXuan Hu /** 3256dbb4e08SXuan Hu * the minimum element length of vector elements 3266dbb4e08SXuan Hu */ 3276dbb4e08SXuan Hu val minVecElen: Int = 8 3286dbb4e08SXuan Hu 3296dbb4e08SXuan Hu /** 3306dbb4e08SXuan Hu * the maximum number of elements in vector register 3316dbb4e08SXuan Hu */ 3326dbb4e08SXuan Hu val maxElemPerVreg: Int = VLEN / minVecElen 3336dbb4e08SXuan Hu 334c7fabd05SSteve Gou val allHistLens = SCHistLens ++ ITTageTableInfos.map(_._2) ++ TageTableInfos.map(_._2) :+ UbtbGHRLength 335c7fabd05SSteve Gou val HistoryLength = allHistLens.max + numBr * FtqSize + 9 // 256 for the predictor configs now 336c7fabd05SSteve Gou 33739c59369SXuan Hu val intSchdParams = { 3383b739f49SXuan Hu implicit val schdType: SchedulerType = IntScheduler() 3393b739f49SXuan Hu SchdBlockParams(Seq( 3403b739f49SXuan Hu IssueBlockParams(Seq( 3417556e9bdSxiaofeibao-xjtu ExeUnitParams("ALU0", Seq(AluCfg, MulCfg, BkuCfg), Seq(IntWB(port = 0, 0)), Seq(Seq(IntRD(0, 0)), Seq(IntRD(1, 0))), true, 2), 3427556e9bdSxiaofeibao-xjtu ExeUnitParams("BJU0", Seq(BrhCfg, JmpCfg), Seq(IntWB(port = 4, 0)), Seq(Seq(IntRD(8, 0)), Seq(IntRD(7, 1))), true, 2), 34328607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 344cde70b38SzhanglyGit IssueBlockParams(Seq( 3457556e9bdSxiaofeibao-xjtu ExeUnitParams("ALU1", Seq(AluCfg, MulCfg, BkuCfg), Seq(IntWB(port = 1, 0)), Seq(Seq(IntRD(2, 0)), Seq(IntRD(3, 0))), true, 2), 3467556e9bdSxiaofeibao-xjtu ExeUnitParams("BJU1", Seq(BrhCfg, JmpCfg), Seq(IntWB(port = 2, 1)), Seq(Seq(IntRD(9, 0)), Seq(IntRD(5, 1))), true, 2), 34728607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 3483b739f49SXuan Hu IssueBlockParams(Seq( 349ff3fcdf1Sxiaofeibao-xjtu ExeUnitParams("ALU2", Seq(AluCfg), Seq(IntWB(port = 2, 0)), Seq(Seq(IntRD(4, 0)), Seq(IntRD(5, 0))), true, 2), 350983f9a4cSZiyue Zhang ExeUnitParams("BJU2", Seq(BrhCfg, JmpCfg, I2fCfg, VSetRiWiCfg, VSetRiWvfCfg, CsrCfg, FenceCfg, I2vCfg), Seq(IntWB(port = 3, 1), VfWB(4, 0)), Seq(Seq(IntRD(10, 0)), Seq(IntRD(3, 1)))), 35128607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 3523b739f49SXuan Hu IssueBlockParams(Seq( 353ff3fcdf1Sxiaofeibao-xjtu ExeUnitParams("ALU3", Seq(AluCfg), Seq(IntWB(port = 3, 0)), Seq(Seq(IntRD(6, 0)), Seq(IntRD(7, 0))), true, 2), 3546ccce570SzhanglyGit ExeUnitParams("BJU3", Seq(DivCfg), Seq(IntWB(port = 4, 1)), Seq(Seq(IntRD(11, 0)), Seq(IntRD(1, 1)))), 35528607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 3563b739f49SXuan Hu ), 3573b739f49SXuan Hu numPregs = intPreg.numEntries, 3583b739f49SXuan Hu numDeqOutside = 0, 3593b739f49SXuan Hu schdType = schdType, 3603b739f49SXuan Hu rfDataWidth = intPreg.dataCfg.dataWidth, 3613b739f49SXuan Hu numUopIn = dpParams.IntDqDeqWidth, 3623b739f49SXuan Hu ) 3633b739f49SXuan Hu } 36439c59369SXuan Hu val vfSchdParams = { 3653b739f49SXuan Hu implicit val schdType: SchedulerType = VfScheduler() 3663b739f49SXuan Hu SchdBlockParams(Seq( 3673b739f49SXuan Hu IssueBlockParams(Seq( 368f5446151Ssinsanction ExeUnitParams("VFEX0", Seq(VfaluCfg, VfmaCfg, VialuCfg, VimacCfg), Seq(VfWB(port = 5, 0), IntWB(port = 0, 1)), Seq(Seq(VfRD(0, 0)), Seq(VfRD(1, 0)), Seq(VfRD(2, 0)), Seq(VfRD(3, 0)), Seq(VfRD(4, 0)))), 36934f9ccd0SZiyue Zhang ExeUnitParams("VFEX1", Seq(VipuCfg, VppuCfg, VfcvtCfg, F2vCfg, VSetRvfWvfCfg), Seq(VfWB(port = 6, 1), IntWB(port = 1, 2)), Seq(Seq(VfRD(5, 1)), Seq(VfRD(6, 1)), Seq(VfRD(7, 1)), Seq(VfRD(8, 1)), Seq(VfRD(9, 1)))), 37028607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 3713b739f49SXuan Hu IssueBlockParams(Seq( 372f5446151Ssinsanction ExeUnitParams("VFEX2", Seq(VfaluCfg, VfmaCfg, VialuCfg), Seq(VfWB(port = 6, 0), IntWB(port = 1, 1)), Seq(Seq(VfRD(5, 0)), Seq(VfRD(6, 0)), Seq(VfRD(7, 0)), Seq(VfRD(8, 0)), Seq(VfRD(9, 0)))), 373f5446151Ssinsanction ExeUnitParams("VFEX3", Seq(VfdivCfg, VidivCfg), Seq(VfWB(port = 5, 1)), Seq(Seq(VfRD(0, 1)), Seq(VfRD(1, 1)), Seq(VfRD(2, 1)), Seq(VfRD(3, 1)), Seq(VfRD(4, 1)))), 37428607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 3753b739f49SXuan Hu ), 3763b739f49SXuan Hu numPregs = vfPreg.numEntries, 3773b739f49SXuan Hu numDeqOutside = 0, 3783b739f49SXuan Hu schdType = schdType, 3793b739f49SXuan Hu rfDataWidth = vfPreg.dataCfg.dataWidth, 3803b739f49SXuan Hu numUopIn = dpParams.FpDqDeqWidth, 3813b739f49SXuan Hu ) 3823b739f49SXuan Hu } 38339c59369SXuan Hu 38439c59369SXuan Hu val memSchdParams = { 3853b739f49SXuan Hu implicit val schdType: SchedulerType = MemScheduler() 3863b739f49SXuan Hu val rfDataWidth = 64 3872225d46eSJiawei Lin 3883b739f49SXuan Hu SchdBlockParams(Seq( 3893b739f49SXuan Hu IssueBlockParams(Seq( 3902142592bSxiaofeibao-xjtu ExeUnitParams("STA0", Seq(StaCfg, MouCfg), Seq(FakeIntWB()), Seq(Seq(IntRD(15, 0)))), 39128607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 392b133b458SXuan Hu IssueBlockParams(Seq( 3932142592bSxiaofeibao-xjtu ExeUnitParams("STA1", Seq(StaCfg, MouCfg), Seq(FakeIntWB()), Seq(Seq(IntRD(13, 1)))), 394202674aeSHaojin Tang ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 395202674aeSHaojin Tang IssueBlockParams(Seq( 396f5446151Ssinsanction ExeUnitParams("LDU0", Seq(LduCfg), Seq(IntWB(5, 0), VfWB(0, 0)), Seq(Seq(IntRD(12, 0))), true, 2), 39728607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 3983b739f49SXuan Hu IssueBlockParams(Seq( 399f5446151Ssinsanction ExeUnitParams("LDU1", Seq(LduCfg), Seq(IntWB(6, 0), VfWB(1, 0)), Seq(Seq(IntRD(13, 0))), true, 2), 40028607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 401e77d3114SHaojin Tang IssueBlockParams(Seq( 402f5446151Ssinsanction ExeUnitParams("LDU2", Seq(LduCfg), Seq(IntWB(7, 0), VfWB(2, 0)), Seq(Seq(IntRD(14, 0))), true, 2), 40328607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 404a81cda24Ssfencevma IssueBlockParams(Seq( 405f5446151Ssinsanction ExeUnitParams("VLSU0", Seq(VlduCfg, VstuCfg), Seq(VfWB(3, 0)), Seq(Seq(VfRD(10, 0)), Seq(VfRD(11, 0)), Seq(VfRD(12, 0)), Seq(VfRD(13, 0)), Seq(VfRD(14, 0)))), 40628607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 407ecfc6f16SXuan Hu IssueBlockParams(Seq( 408f5446151Ssinsanction ExeUnitParams("STD0", Seq(StdCfg, MoudCfg), Seq(), Seq(Seq(IntRD(12, 1), VfRD(12, Int.MaxValue)))), 40928607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 41027811ea4SXuan Hu IssueBlockParams(Seq( 411f5446151Ssinsanction ExeUnitParams("STD1", Seq(StdCfg, MoudCfg), Seq(), Seq(Seq(IntRD(14, 1), VfRD(13, Int.MaxValue)))), 412202674aeSHaojin Tang ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 4133b739f49SXuan Hu ), 414141a6449SXuan Hu numPregs = intPreg.numEntries max vfPreg.numEntries, 4153b739f49SXuan Hu numDeqOutside = 0, 4163b739f49SXuan Hu schdType = schdType, 4173b739f49SXuan Hu rfDataWidth = rfDataWidth, 4183b739f49SXuan Hu numUopIn = dpParams.LsDqDeqWidth, 4193b739f49SXuan Hu ) 4203b739f49SXuan Hu } 4212225d46eSJiawei Lin 422bf35baadSXuan Hu def PregIdxWidthMax = intPreg.addrWidth max vfPreg.addrWidth 423bf35baadSXuan Hu 424bf35baadSXuan Hu def iqWakeUpParams = { 425bf35baadSXuan Hu Seq( 426c0b91ca1SHaojin Tang WakeUpConfig( 4272142592bSxiaofeibao-xjtu Seq("ALU0", "ALU1", "ALU2", "ALU3", "LDU0", "LDU1", "LDU2") -> 4282142592bSxiaofeibao-xjtu Seq("ALU0", "BJU0", "ALU1", "BJU1", "ALU2", "BJU2", "ALU3", "BJU3", "LDU0", "LDU1", "LDU2", "STA0", "STA1", "STD0", "STD1") 429c0b91ca1SHaojin Tang ), 430b67f36d0Sxiaofeibao-xjtu WakeUpConfig( 431b67f36d0Sxiaofeibao-xjtu Seq("VFEX0", "VFEX1", "VFEX2") -> 432b67f36d0Sxiaofeibao-xjtu Seq("VFEX0", "VFEX1", "VFEX2") 433b67f36d0Sxiaofeibao-xjtu ), 434c0b91ca1SHaojin Tang ).flatten 435bf35baadSXuan Hu } 436bf35baadSXuan Hu 4375edcc45fSHaojin Tang def fakeIntPreg = FakeIntPregParams(intPreg.numEntries, intPreg.numRead, intPreg.numWrite) 4385edcc45fSHaojin Tang 4390c7ebb58Sxiaofeibao-xjtu val backendParams: BackendParams = backend.BackendParams( 440bf35baadSXuan Hu Map( 4413b739f49SXuan Hu IntScheduler() -> intSchdParams, 4423b739f49SXuan Hu VfScheduler() -> vfSchdParams, 4433b739f49SXuan Hu MemScheduler() -> memSchdParams, 444bf35baadSXuan Hu ), 445bf35baadSXuan Hu Seq( 4463b739f49SXuan Hu intPreg, 4473b739f49SXuan Hu vfPreg, 4485edcc45fSHaojin Tang fakeIntPreg 449bf35baadSXuan Hu ), 450bf35baadSXuan Hu iqWakeUpParams, 451bf35baadSXuan Hu ) 4522225d46eSJiawei Lin} 4532225d46eSJiawei Lin 4542225d46eSJiawei Lincase object DebugOptionsKey extends Field[DebugOptions] 4552225d46eSJiawei Lin 4562225d46eSJiawei Lincase class DebugOptions 4572225d46eSJiawei Lin( 4581545277aSYinan Xu FPGAPlatform: Boolean = false, 4591545277aSYinan Xu EnableDifftest: Boolean = false, 460cbe9a847SYinan Xu AlwaysBasicDiff: Boolean = true, 4611545277aSYinan Xu EnableDebug: Boolean = false, 4622225d46eSJiawei Lin EnablePerfDebug: Boolean = true, 463eb163ef0SHaojin Tang UseDRAMSim: Boolean = false, 464047e34f9SMaxpicca-Li EnableConstantin: Boolean = false, 46562129679Swakafa EnableChiselDB: Boolean = false, 46662129679Swakafa AlwaysBasicDB: Boolean = true, 467e66fe2b1SZifei Zhang EnableTopDown: Boolean = false, 468ec9e6512Swakafa EnableRollingDB: Boolean = false 4692225d46eSJiawei Lin) 4702225d46eSJiawei Lin 4712225d46eSJiawei Lintrait HasXSParameter { 4722225d46eSJiawei Lin 4732225d46eSJiawei Lin implicit val p: Parameters 4742225d46eSJiawei Lin 4752f30d658SYinan Xu val PAddrBits = p(SoCParamsKey).PAddrBits // PAddrBits is Phyical Memory addr bits 4762f30d658SYinan Xu 4772225d46eSJiawei Lin val coreParams = p(XSCoreParamsKey) 4782225d46eSJiawei Lin val env = p(DebugOptionsKey) 4792225d46eSJiawei Lin 4802225d46eSJiawei Lin val XLEN = coreParams.XLEN 481deb6421eSHaojin Tang val VLEN = coreParams.VLEN 482a8db15d8Sfdy val ELEN = coreParams.ELEN 4832225d46eSJiawei Lin val minFLen = 32 4842225d46eSJiawei Lin val fLen = 64 4852225d46eSJiawei Lin def xLen = XLEN 4862225d46eSJiawei Lin 4872225d46eSJiawei Lin val HasMExtension = coreParams.HasMExtension 4882225d46eSJiawei Lin val HasCExtension = coreParams.HasCExtension 4892225d46eSJiawei Lin val HasDiv = coreParams.HasDiv 4902225d46eSJiawei Lin val HasIcache = coreParams.HasICache 4912225d46eSJiawei Lin val HasDcache = coreParams.HasDCache 4922225d46eSJiawei Lin val AddrBits = coreParams.AddrBits // AddrBits is used in some cases 4932225d46eSJiawei Lin val VAddrBits = coreParams.VAddrBits // VAddrBits is Virtual Memory addr bits 49445f497a4Shappy-lx val AsidLength = coreParams.AsidLength 495a760aeb0Shappy-lx val ReSelectLen = coreParams.ReSelectLen 4962225d46eSJiawei Lin val AddrBytes = AddrBits / 8 // unused 4972225d46eSJiawei Lin val DataBits = XLEN 4982225d46eSJiawei Lin val DataBytes = DataBits / 8 499cdbff57cSHaoyuan Feng val VDataBytes = VLEN / 8 5002225d46eSJiawei Lin val HasFPU = coreParams.HasFPU 5010ba52110SZiyue Zhang val HasVPU = coreParams.HasVPU 502ad3ba452Szhanglinjuan val HasCustomCSRCacheOp = coreParams.HasCustomCSRCacheOp 5032225d46eSJiawei Lin val FetchWidth = coreParams.FetchWidth 5042225d46eSJiawei Lin val PredictWidth = FetchWidth * (if (HasCExtension) 2 else 1) 5052225d46eSJiawei Lin val EnableBPU = coreParams.EnableBPU 5062225d46eSJiawei Lin val EnableBPD = coreParams.EnableBPD // enable backing predictor(like Tage) in BPUStage3 5072225d46eSJiawei Lin val EnableRAS = coreParams.EnableRAS 5082225d46eSJiawei Lin val EnableLB = coreParams.EnableLB 5092225d46eSJiawei Lin val EnableLoop = coreParams.EnableLoop 5102225d46eSJiawei Lin val EnableSC = coreParams.EnableSC 5112225d46eSJiawei Lin val EnbaleTlbDebug = coreParams.EnbaleTlbDebug 5122225d46eSJiawei Lin val HistoryLength = coreParams.HistoryLength 51386d9c530SLingrui98 val EnableGHistDiff = coreParams.EnableGHistDiff 514ab0200c8SEaston Man val EnableCommitGHistDiff = coreParams.EnableCommitGHistDiff 515918d87f2SsinceforYy val EnableClockGate = coreParams.EnableClockGate 516f2aabf0dSLingrui98 val UbtbGHRLength = coreParams.UbtbGHRLength 517b37e4b45SLingrui98 val UbtbSize = coreParams.UbtbSize 51811d0c81dSLingrui98 val EnableFauFTB = coreParams.EnableFauFTB 519b37e4b45SLingrui98 val FtbSize = coreParams.FtbSize 520b37e4b45SLingrui98 val FtbWays = coreParams.FtbWays 5212225d46eSJiawei Lin val RasSize = coreParams.RasSize 522c89b4642SGuokai Chen val RasSpecSize = coreParams.RasSpecSize 523c89b4642SGuokai Chen val RasCtrSize = coreParams.RasCtrSize 52416a1cc4bSzoujr 525bf358e08SLingrui98 def getBPDComponents(resp_in: BranchPredictionResp, p: Parameters) = { 526bf358e08SLingrui98 coreParams.branchPredictor(resp_in, p) 52716a1cc4bSzoujr } 528dd6c0695SLingrui98 val numBr = coreParams.numBr 529dd6c0695SLingrui98 val TageTableInfos = coreParams.TageTableInfos 530cb4f77ceSLingrui98 val TageBanks = coreParams.numBr 531dd6c0695SLingrui98 val SCNRows = coreParams.SCNRows 532dd6c0695SLingrui98 val SCCtrBits = coreParams.SCCtrBits 53334ed6fbcSLingrui98 val SCHistLens = coreParams.SCHistLens 53434ed6fbcSLingrui98 val SCNTables = coreParams.SCNTables 535dd6c0695SLingrui98 53634ed6fbcSLingrui98 val SCTableInfos = Seq.fill(SCNTables)((SCNRows, SCCtrBits)) zip SCHistLens map { 53734ed6fbcSLingrui98 case ((n, cb), h) => (n, cb, h) 538dd6c0695SLingrui98 } 539dd6c0695SLingrui98 val ITTageTableInfos = coreParams.ITTageTableInfos 540dd6c0695SLingrui98 type FoldedHistoryInfo = Tuple2[Int, Int] 541dd6c0695SLingrui98 val foldedGHistInfos = 5424813e060SLingrui98 (TageTableInfos.map{ case (nRows, h, t) => 543dd6c0695SLingrui98 if (h > 0) 5444813e060SLingrui98 Set((h, min(log2Ceil(nRows/numBr), h)), (h, min(h, t)), (h, min(h, t-1))) 545dd6c0695SLingrui98 else 546dd6c0695SLingrui98 Set[FoldedHistoryInfo]() 5474813e060SLingrui98 }.reduce(_++_).toSet ++ 54834ed6fbcSLingrui98 SCTableInfos.map{ case (nRows, _, h) => 549dd6c0695SLingrui98 if (h > 0) 550e992912cSLingrui98 Set((h, min(log2Ceil(nRows/TageBanks), h))) 551dd6c0695SLingrui98 else 552dd6c0695SLingrui98 Set[FoldedHistoryInfo]() 55334ed6fbcSLingrui98 }.reduce(_++_).toSet ++ 554dd6c0695SLingrui98 ITTageTableInfos.map{ case (nRows, h, t) => 555dd6c0695SLingrui98 if (h > 0) 556dd6c0695SLingrui98 Set((h, min(log2Ceil(nRows), h)), (h, min(h, t)), (h, min(h, t-1))) 557dd6c0695SLingrui98 else 558dd6c0695SLingrui98 Set[FoldedHistoryInfo]() 559527dc111SLingrui98 }.reduce(_++_) ++ 560527dc111SLingrui98 Set[FoldedHistoryInfo]((UbtbGHRLength, log2Ceil(UbtbSize))) 561527dc111SLingrui98 ).toList 56216a1cc4bSzoujr 563c7fabd05SSteve Gou 564c7fabd05SSteve Gou 5652225d46eSJiawei Lin val CacheLineSize = coreParams.CacheLineSize 5662225d46eSJiawei Lin val CacheLineHalfWord = CacheLineSize / 16 5672225d46eSJiawei Lin val ExtHistoryLength = HistoryLength + 64 568c157cf71SGuokai Chen val ICacheECCForceError = coreParams.ICacheECCForceError 5692225d46eSJiawei Lin val IBufSize = coreParams.IBufSize 57044c9c1deSEaston Man val IBufNBank = coreParams.IBufNBank 5715e7fb7a9SXuan Hu val backendParams: BackendParams = coreParams.backendParams 5722225d46eSJiawei Lin val DecodeWidth = coreParams.DecodeWidth 5732225d46eSJiawei Lin val RenameWidth = coreParams.RenameWidth 5742225d46eSJiawei Lin val CommitWidth = coreParams.CommitWidth 575d91483a6Sfdy val MaxUopSize = coreParams.MaxUopSize 576fa7f2c26STang Haojin val EnableRenameSnapshot = coreParams.EnableRenameSnapshot 577fa7f2c26STang Haojin val RenameSnapshotNum = coreParams.RenameSnapshotNum 5782225d46eSJiawei Lin val FtqSize = coreParams.FtqSize 5792225d46eSJiawei Lin val EnableLoadFastWakeUp = coreParams.EnableLoadFastWakeUp 580d91483a6Sfdy val IntLogicRegs = coreParams.IntLogicRegs 581d91483a6Sfdy val FpLogicRegs = coreParams.FpLogicRegs 582d91483a6Sfdy val VecLogicRegs = coreParams.VecLogicRegs 583fe60541bSXuan Hu val VCONFIG_IDX = coreParams.VCONFIG_IDX 58439c59369SXuan Hu val IntPhyRegs = coreParams.intPreg.numEntries 58539c59369SXuan Hu val VfPhyRegs = coreParams.vfPreg.numEntries 58683ba63b3SXuan Hu val MaxPhyPregs = IntPhyRegs max VfPhyRegs 58739c59369SXuan Hu val PhyRegIdxWidth = log2Up(IntPhyRegs) max log2Up(VfPhyRegs) 5889aca92b9SYinan Xu val RobSize = coreParams.RobSize 589a8db15d8Sfdy val RabSize = coreParams.RabSize 5904c7680e0SXuan Hu val VTypeBufferSize = coreParams.VTypeBufferSize 5916dbb4e08SXuan Hu /** 5926dbb4e08SXuan Hu * the minimum element length of vector elements 5936dbb4e08SXuan Hu */ 5946dbb4e08SXuan Hu val minVecElen: Int = coreParams.minVecElen 5956dbb4e08SXuan Hu 5966dbb4e08SXuan Hu /** 5976dbb4e08SXuan Hu * the maximum number of elements in vector register 5986dbb4e08SXuan Hu */ 5996dbb4e08SXuan Hu val maxElemPerVreg: Int = coreParams.maxElemPerVreg 6006dbb4e08SXuan Hu 60170224bf6SYinan Xu val IntRefCounterWidth = log2Ceil(RobSize) 60254dc1a5aSXuan Hu val LSQEnqWidth = coreParams.dpParams.LsDqDeqWidth 603d97a1af7SXuan Hu val LSQLdEnqWidth = LSQEnqWidth min backendParams.numLoadDp 604d97a1af7SXuan Hu val LSQStEnqWidth = LSQEnqWidth min backendParams.numStoreDp 605e4f69d78Ssfencevma val VirtualLoadQueueSize = coreParams.VirtualLoadQueueSize 606e4f69d78Ssfencevma val LoadQueueRARSize = coreParams.LoadQueueRARSize 607e4f69d78Ssfencevma val LoadQueueRAWSize = coreParams.LoadQueueRAWSize 608e4f69d78Ssfencevma val RollbackGroupSize = coreParams.RollbackGroupSize 609e4f69d78Ssfencevma val LoadQueueReplaySize = coreParams.LoadQueueReplaySize 610e4f69d78Ssfencevma val LoadUncacheBufferSize = coreParams.LoadUncacheBufferSize 6110a992150SWilliam Wang val LoadQueueNWriteBanks = coreParams.LoadQueueNWriteBanks 6122225d46eSJiawei Lin val StoreQueueSize = coreParams.StoreQueueSize 6130a992150SWilliam Wang val StoreQueueNWriteBanks = coreParams.StoreQueueNWriteBanks 614e4f69d78Ssfencevma val StoreQueueForwardWithMask = coreParams.StoreQueueForwardWithMask 615cea88ff8SWilliam Wang val VlsQueueSize = coreParams.VlsQueueSize 6162225d46eSJiawei Lin val dpParams = coreParams.dpParams 6173b739f49SXuan Hu 618351e22f2SXuan Hu def MemIQSizeMax = backendParams.memSchdParams.get.issueBlockParams.map(_.numEntries).max 619351e22f2SXuan Hu def IQSizeMax = backendParams.allSchdParams.map(_.issueBlockParams.map(_.numEntries).max).max 620c7d010e5SXuan Hu 6216ce10964SXuan Hu val NumRedirect = backendParams.numRedirect 6229342624fSGao-Zeyu val BackendRedirectNum = NumRedirect + 2 //2: ldReplay + Exception 62342dddaceSXuan Hu val FtqRedirectAheadNum = NumRedirect 6242225d46eSJiawei Lin val LoadPipelineWidth = coreParams.LoadPipelineWidth 6252225d46eSJiawei Lin val StorePipelineWidth = coreParams.StorePipelineWidth 62620a5248fSzhanglinjuan val VecLoadPipelineWidth = coreParams.VecLoadPipelineWidth 62720a5248fSzhanglinjuan val VecStorePipelineWidth = coreParams.VecStorePipelineWidth 628cea88ff8SWilliam Wang val VecMemSrcInWidth = coreParams.VecMemSrcInWidth 629cea88ff8SWilliam Wang val VecMemInstWbWidth = coreParams.VecMemInstWbWidth 630cea88ff8SWilliam Wang val VecMemDispatchWidth = coreParams.VecMemDispatchWidth 6313ea758f9SAnzo val VecMemDispatchMaxNumber = coreParams.VecMemDispatchMaxNumber 6322225d46eSJiawei Lin val StoreBufferSize = coreParams.StoreBufferSize 63305f23f57SWilliam Wang val StoreBufferThreshold = coreParams.StoreBufferThreshold 63446f74b57SHaojin Tang val EnsbufferWidth = coreParams.EnsbufferWidth 6353952421bSweiding liu val VlMergeBufferSize = coreParams.VlMergeBufferSize 6363952421bSweiding liu val VsMergeBufferSize = coreParams.VsMergeBufferSize 6373952421bSweiding liu val UopWritebackWidth = coreParams.UopWritebackWidth 638*627be78bSgood-circle val VLUopWritebackWidth = coreParams.VLUopWritebackWidth 639*627be78bSgood-circle val VSUopWritebackWidth = coreParams.VSUopWritebackWidth 64026af847eSgood-circle val SplitBufferSize = coreParams.SplitBufferSize 64137225120Ssfencevma val UncacheBufferSize = coreParams.UncacheBufferSize 64264886eefSWilliam Wang val EnableLoadToLoadForward = coreParams.EnableLoadToLoadForward 6433db2cf75SWilliam Wang val EnableFastForward = coreParams.EnableFastForward 64467682d05SWilliam Wang val EnableLdVioCheckAfterReset = coreParams.EnableLdVioCheckAfterReset 645026615fcSWilliam Wang val EnableSoftPrefetchAfterReset = coreParams.EnableSoftPrefetchAfterReset 646026615fcSWilliam Wang val EnableCacheErrorAfterReset = coreParams.EnableCacheErrorAfterReset 6476786cfb7SWilliam Wang val EnableAccurateLoadError = coreParams.EnableAccurateLoadError 64837225120Ssfencevma val EnableUncacheWriteOutstanding = coreParams.EnableUncacheWriteOutstanding 6490d32f713Shappy-lx val EnableStorePrefetchAtIssue = coreParams.EnableStorePrefetchAtIssue 6500d32f713Shappy-lx val EnableStorePrefetchAtCommit = coreParams.EnableStorePrefetchAtCommit 6510d32f713Shappy-lx val EnableAtCommitMissTrigger = coreParams.EnableAtCommitMissTrigger 6520d32f713Shappy-lx val EnableStorePrefetchSMS = coreParams.EnableStorePrefetchSMS 6530d32f713Shappy-lx val EnableStorePrefetchSPB = coreParams.EnableStorePrefetchSPB 65445f497a4Shappy-lx val asidLen = coreParams.MMUAsidLen 655a0301c0dSLemover val BTLBWidth = coreParams.LoadPipelineWidth + coreParams.StorePipelineWidth 656bf08468cSLemover val refillBothTlb = coreParams.refillBothTlb 65704665835SMaxpicca-Li val iwpuParam = coreParams.iwpuParameters 65804665835SMaxpicca-Li val dwpuParam = coreParams.dwpuParameters 659a0301c0dSLemover val itlbParams = coreParams.itlbParameters 660a0301c0dSLemover val ldtlbParams = coreParams.ldtlbParameters 661a0301c0dSLemover val sttlbParams = coreParams.sttlbParameters 6628f1fa9b1Ssfencevma val hytlbParams = coreParams.hytlbParameters 663c8309e8aSHaoyuan Feng val pftlbParams = coreParams.pftlbParameters 664a0301c0dSLemover val btlbParams = coreParams.btlbParameters 6655854c1edSLemover val l2tlbParams = coreParams.l2tlbParameters 6662225d46eSJiawei Lin val NumPerfCounters = coreParams.NumPerfCounters 6672225d46eSJiawei Lin 6682225d46eSJiawei Lin val instBytes = if (HasCExtension) 2 else 4 6692225d46eSJiawei Lin val instOffsetBits = log2Ceil(instBytes) 6702225d46eSJiawei Lin 67105f23f57SWilliam Wang val icacheParameters = coreParams.icacheParameters 6724f94c0c6SJiawei Lin val dcacheParameters = coreParams.dcacheParametersOpt.getOrElse(DCacheParameters()) 6732225d46eSJiawei Lin 674b899def8SWilliam Wang // dcache block cacheline when lr for LRSCCycles - LRSCBackOff cycles 675b899def8SWilliam Wang // for constrained LR/SC loop 676b899def8SWilliam Wang val LRSCCycles = 64 677b899def8SWilliam Wang // for lr storm 678b899def8SWilliam Wang val LRSCBackOff = 8 6792225d46eSJiawei Lin 6802225d46eSJiawei Lin // cache hierarchy configurations 6812225d46eSJiawei Lin val l1BusDataWidth = 256 6822225d46eSJiawei Lin 683de169c67SWilliam Wang // load violation predict 684de169c67SWilliam Wang val ResetTimeMax2Pow = 20 //1078576 685de169c67SWilliam Wang val ResetTimeMin2Pow = 10 //1024 686de169c67SWilliam Wang // wait table parameters 687de169c67SWilliam Wang val WaitTableSize = 1024 688de169c67SWilliam Wang val MemPredPCWidth = log2Up(WaitTableSize) 689de169c67SWilliam Wang val LWTUse2BitCounter = true 690de169c67SWilliam Wang // store set parameters 691de169c67SWilliam Wang val SSITSize = WaitTableSize 692de169c67SWilliam Wang val LFSTSize = 32 693de169c67SWilliam Wang val SSIDWidth = log2Up(LFSTSize) 694de169c67SWilliam Wang val LFSTWidth = 4 695de169c67SWilliam Wang val StoreSetEnable = true // LWT will be disabled if SS is enabled 6961548ca99SHaojin Tang val LFSTEnable = true 697cc4fb544Ssfencevma 698cd365d4cSrvcoresjw val PCntIncrStep: Int = 6 699cd365d4cSrvcoresjw val numPCntHc: Int = 25 700cd365d4cSrvcoresjw val numPCntPtw: Int = 19 701cd365d4cSrvcoresjw 702cd365d4cSrvcoresjw val numCSRPCntFrontend = 8 703cd365d4cSrvcoresjw val numCSRPCntCtrl = 8 704cd365d4cSrvcoresjw val numCSRPCntLsu = 8 705cd365d4cSrvcoresjw val numCSRPCntHc = 5 7069a128342SHaoyuan Feng val printEventCoding = true 707f7af4c74Schengguanghui 708f7af4c74Schengguanghui // Parameters for Sdtrig extension 709f7af4c74Schengguanghui protected val TriggerNum = 4 710f7af4c74Schengguanghui protected val TriggerChainMaxLength = 2 7112225d46eSJiawei Lin} 712