1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 172225d46eSJiawei Linpackage xiangshan 182225d46eSJiawei Lin 198891a219SYinan Xuimport org.chipsalliance.cde.config.{Field, Parameters} 202225d46eSJiawei Linimport chisel3._ 212225d46eSJiawei Linimport chisel3.util._ 2298c71602SJiawei Linimport huancun._ 233b739f49SXuan Huimport system.SoCParamsKey 24730cfbc0SXuan Huimport xiangshan.backend.datapath.RdConfig._ 25730cfbc0SXuan Huimport xiangshan.backend.datapath.WbConfig._ 263b739f49SXuan Huimport xiangshan.backend.dispatch.DispatchParameters 27730cfbc0SXuan Huimport xiangshan.backend.exu.ExeUnitParams 28730cfbc0SXuan Huimport xiangshan.backend.fu.FuConfig._ 29730cfbc0SXuan Huimport xiangshan.backend.issue.{IntScheduler, IssueBlockParams, MemScheduler, SchdBlockParams, SchedulerType, VfScheduler} 30*5edcc45fSHaojin Tangimport xiangshan.backend.regfile.{IntPregParams, PregParams, VfPregParams, FakeIntPregParams} 31730cfbc0SXuan Huimport xiangshan.backend.BackendParams 323b739f49SXuan Huimport xiangshan.cache.DCacheParameters 33a1ea7f76SJiawei Linimport xiangshan.cache.prefetch._ 34a1ea7f76SJiawei Linimport xiangshan.frontend.{BasePredictor, BranchPredictionResp, FTB, FakePredictor, RAS, Tage, ITTage, Tage_SC, FauFTB} 3560f966c8SGuokai Chenimport xiangshan.frontend.icache.ICacheParameters 363b739f49SXuan Huimport xiangshan.cache.mmu.{L2TLBParameters, TLBParameters} 373b739f49SXuan Huimport xiangshan.frontend._ 383b739f49SXuan Huimport xiangshan.frontend.icache.ICacheParameters 393b739f49SXuan Hu 40d4aca96cSlqreimport freechips.rocketchip.diplomacy.AddressSet 412f30d658SYinan Xuimport system.SoCParamsKey 4298c71602SJiawei Linimport huancun._ 4398c71602SJiawei Linimport huancun.debug._ 4404665835SMaxpicca-Liimport xiangshan.cache.wpu.WPUParameters 4515ee59e4Swakafaimport coupledL2._ 46bf35baadSXuan Huimport xiangshan.backend.datapath.WakeUpConfig 47289fc2f9SLinJiaweiimport xiangshan.mem.prefetch.{PrefetcherParams, SMSParams} 48289fc2f9SLinJiawei 49dd6c0695SLingrui98import scala.math.min 5034ab1ae9SJiawei Lin 5134ab1ae9SJiawei Lincase object XSTileKey extends Field[Seq[XSCoreParameters]] 5234ab1ae9SJiawei Lin 532225d46eSJiawei Lincase object XSCoreParamsKey extends Field[XSCoreParameters] 542225d46eSJiawei Lin 552225d46eSJiawei Lincase class XSCoreParameters 562225d46eSJiawei Lin( 572225d46eSJiawei Lin HasPrefetch: Boolean = false, 582225d46eSJiawei Lin HartId: Int = 0, 592225d46eSJiawei Lin XLEN: Int = 64, 60deb6421eSHaojin Tang VLEN: Int = 128, 61a8db15d8Sfdy ELEN: Int = 64, 622225d46eSJiawei Lin HasMExtension: Boolean = true, 632225d46eSJiawei Lin HasCExtension: Boolean = true, 642225d46eSJiawei Lin HasDiv: Boolean = true, 652225d46eSJiawei Lin HasICache: Boolean = true, 662225d46eSJiawei Lin HasDCache: Boolean = true, 672225d46eSJiawei Lin AddrBits: Int = 64, 682225d46eSJiawei Lin VAddrBits: Int = 39, 692225d46eSJiawei Lin HasFPU: Boolean = true, 7035d1557aSZiyue Zhang HasVPU: Boolean = true, 71ad3ba452Szhanglinjuan HasCustomCSRCacheOp: Boolean = true, 722225d46eSJiawei Lin FetchWidth: Int = 8, 7345f497a4Shappy-lx AsidLength: Int = 16, 742225d46eSJiawei Lin EnableBPU: Boolean = true, 752225d46eSJiawei Lin EnableBPD: Boolean = true, 762225d46eSJiawei Lin EnableRAS: Boolean = true, 772225d46eSJiawei Lin EnableLB: Boolean = false, 782225d46eSJiawei Lin EnableLoop: Boolean = true, 79e0f3968cSzoujr EnableSC: Boolean = true, 802225d46eSJiawei Lin EnbaleTlbDebug: Boolean = false, 812225d46eSJiawei Lin EnableJal: Boolean = false, 8211d0c81dSLingrui98 EnableFauFTB: Boolean = true, 83f2aabf0dSLingrui98 UbtbGHRLength: Int = 4, 84c7fabd05SSteve Gou // HistoryLength: Int = 512, 852f7b35ceSLingrui98 EnableGHistDiff: Boolean = true, 86ab0200c8SEaston Man EnableCommitGHistDiff: Boolean = true, 87edc18578SLingrui98 UbtbSize: Int = 256, 88b37e4b45SLingrui98 FtbSize: Int = 2048, 890b8e1fd0SGuokai Chen RasSize: Int = 16, 900b8e1fd0SGuokai Chen RasSpecSize: Int = 32, 9177bef50aSGuokai Chen RasCtrSize: Int = 3, 922225d46eSJiawei Lin CacheLineSize: Int = 512, 93b37e4b45SLingrui98 FtbWays: Int = 4, 94dd6c0695SLingrui98 TageTableInfos: Seq[Tuple3[Int,Int,Int]] = 95dd6c0695SLingrui98 // Sets Hist Tag 9651e26c03SLingrui98 // Seq(( 2048, 2, 8), 9751e26c03SLingrui98 // ( 2048, 9, 8), 9851e26c03SLingrui98 // ( 2048, 13, 8), 9951e26c03SLingrui98 // ( 2048, 20, 8), 10051e26c03SLingrui98 // ( 2048, 26, 8), 10151e26c03SLingrui98 // ( 2048, 44, 8), 10251e26c03SLingrui98 // ( 2048, 73, 8), 10351e26c03SLingrui98 // ( 2048, 256, 8)), 10451e26c03SLingrui98 Seq(( 4096, 8, 8), 10551e26c03SLingrui98 ( 4096, 13, 8), 10651e26c03SLingrui98 ( 4096, 32, 8), 10751e26c03SLingrui98 ( 4096, 119, 8)), 108dd6c0695SLingrui98 ITTageTableInfos: Seq[Tuple3[Int,Int,Int]] = 109dd6c0695SLingrui98 // Sets Hist Tag 11003c81005SLingrui98 Seq(( 256, 4, 9), 111527dc111SLingrui98 ( 256, 8, 9), 1123581d7d3SLingrui98 ( 512, 13, 9), 113527dc111SLingrui98 ( 512, 16, 9), 114f2aabf0dSLingrui98 ( 512, 32, 9)), 11582dc6ff8SLingrui98 SCNRows: Int = 512, 11682dc6ff8SLingrui98 SCNTables: Int = 4, 117dd6c0695SLingrui98 SCCtrBits: Int = 6, 11882dc6ff8SLingrui98 SCHistLens: Seq[Int] = Seq(0, 4, 10, 16), 119dd6c0695SLingrui98 numBr: Int = 2, 120bf358e08SLingrui98 branchPredictor: Function2[BranchPredictionResp, Parameters, Tuple2[Seq[BasePredictor], BranchPredictionResp]] = 121bf358e08SLingrui98 ((resp_in: BranchPredictionResp, p: Parameters) => { 12216a1cc4bSzoujr val ftb = Module(new FTB()(p)) 123c5e28a9aSLingrui98 val ubtb =Module(new FauFTB()(p)) 1244813e060SLingrui98 // val bim = Module(new BIM()(p)) 125bf358e08SLingrui98 val tage = Module(new Tage_SC()(p)) 1264cd08aa8SLingrui98 val ras = Module(new RAS()(p)) 12760f966c8SGuokai Chen val ittage = Module(new ITTage()(p)) 1284813e060SLingrui98 val preds = Seq(ubtb, tage, ftb, ittage, ras) 12916a1cc4bSzoujr preds.map(_.io := DontCare) 13016a1cc4bSzoujr 13116a1cc4bSzoujr // ubtb.io.resp_in(0) := resp_in 13216a1cc4bSzoujr // bim.io.resp_in(0) := ubtb.io.resp 13316a1cc4bSzoujr // btb.io.resp_in(0) := bim.io.resp 13416a1cc4bSzoujr // tage.io.resp_in(0) := btb.io.resp 13516a1cc4bSzoujr // loop.io.resp_in(0) := tage.io.resp 1364813e060SLingrui98 ubtb.io.in.bits.resp_in(0) := resp_in 137c2d1ec7dSLingrui98 tage.io.in.bits.resp_in(0) := ubtb.io.out 138c2d1ec7dSLingrui98 ftb.io.in.bits.resp_in(0) := tage.io.out 139c2d1ec7dSLingrui98 ittage.io.in.bits.resp_in(0) := ftb.io.out 140c2d1ec7dSLingrui98 ras.io.in.bits.resp_in(0) := ittage.io.out 14116a1cc4bSzoujr 142c2d1ec7dSLingrui98 (preds, ras.io.out) 14316a1cc4bSzoujr }), 144c157cf71SGuokai Chen ICacheECCForceError: Boolean = false, 1452225d46eSJiawei Lin IBufSize: Int = 48, 14644c9c1deSEaston Man IBufNBank: Int = 6, // IBuffer bank amount, should divide IBufSize 1472225d46eSJiawei Lin DecodeWidth: Int = 6, 1482225d46eSJiawei Lin RenameWidth: Int = 6, 1492225d46eSJiawei Lin CommitWidth: Int = 6, 15065df1368Sczw MaxUopSize: Int = 65, 151fa7f2c26STang Haojin EnableRenameSnapshot: Boolean = true, 152fa7f2c26STang Haojin RenameSnapshotNum: Int = 4, 1535df4db2aSLingrui98 FtqSize: Int = 64, 1542225d46eSJiawei Lin EnableLoadFastWakeUp: Boolean = true, // NOTE: not supported now, make it false 155a8db15d8Sfdy IntLogicRegs: Int = 32, 156f2ea741cSzhanglinjuan FpLogicRegs: Int = 32 + 1 + 1, // 1: I2F, 1: stride 157189ec863SzhanglyGit VecLogicRegs: Int = 32 + 1 + 15, // 15: tmp, 1: vconfig 158189ec863SzhanglyGit VCONFIG_IDX: Int = 32, 1597154d65eSYinan Xu NRPhyRegs: Int = 192, 1608ff9f385SHaojin Tang VirtualLoadQueueSize: Int = 72, 1618ff9f385SHaojin Tang LoadQueueRARSize: Int = 72, 162e4f69d78Ssfencevma LoadQueueRAWSize: Int = 64, // NOTE: make sure that LoadQueueRAWSize is power of 2. 163e4f69d78Ssfencevma RollbackGroupSize: Int = 8, 16444cbc983Ssfencevma LoadQueueReplaySize: Int = 72, 165e4f69d78Ssfencevma LoadUncacheBufferSize: Int = 20, 166e4f69d78Ssfencevma LoadQueueNWriteBanks: Int = 8, // NOTE: make sure that LoadQueueRARSize/LoadQueueRAWSize is divided by LoadQueueNWriteBanks 1672b4e8253SYinan Xu StoreQueueSize: Int = 64, 168e4f69d78Ssfencevma StoreQueueNWriteBanks: Int = 8, // NOTE: make sure that StoreQueueSize is divided by StoreQueueNWriteBanks 169e4f69d78Ssfencevma StoreQueueForwardWithMask: Boolean = true, 170cea88ff8SWilliam Wang VlsQueueSize: Int = 8, 1711f35da39Sxiaofeibao-xjtu RobSize: Int = 160, 172a8db15d8Sfdy RabSize: Int = 256, 1734c7680e0SXuan Hu VTypeBufferSize: Int = 64, // used to reorder vtype 1741f35da39Sxiaofeibao-xjtu IssueQueueSize: Int = 24, 17528607074Ssinsanction IssueQueueCompEntrySize: Int = 16, 1762225d46eSJiawei Lin dpParams: DispatchParameters = DispatchParameters( 1772225d46eSJiawei Lin IntDqSize = 16, 1782225d46eSJiawei Lin FpDqSize = 16, 179b1a9bf2eSXuan Hu LsDqSize = 18, 180ff3fcdf1Sxiaofeibao-xjtu IntDqDeqWidth = 8, 1813b739f49SXuan Hu FpDqDeqWidth = 6, 1823b739f49SXuan Hu LsDqDeqWidth = 6, 1832225d46eSJiawei Lin ), 1843b739f49SXuan Hu intPreg: PregParams = IntPregParams( 1856f7be84aSXuan Hu numEntries = 224, 18639c59369SXuan Hu numRead = None, 18739c59369SXuan Hu numWrite = None, 1882225d46eSJiawei Lin ), 1893b739f49SXuan Hu vfPreg: VfPregParams = VfPregParams( 19039c59369SXuan Hu numEntries = 192, 19120a5248fSzhanglinjuan numRead = Some(14), 19239c59369SXuan Hu numWrite = None, 1933b739f49SXuan Hu ), 194289fc2f9SLinJiawei prefetcher: Option[PrefetcherParams] = Some(SMSParams()), 195a81cda24Ssfencevma LoadPipelineWidth: Int = 3, 196202674aeSHaojin Tang StorePipelineWidth: Int = 3, 19720a5248fSzhanglinjuan VecLoadPipelineWidth: Int = 2, 19820a5248fSzhanglinjuan VecStorePipelineWidth: Int = 2, 199cea88ff8SWilliam Wang VecMemSrcInWidth: Int = 2, 200cea88ff8SWilliam Wang VecMemInstWbWidth: Int = 1, 201cea88ff8SWilliam Wang VecMemDispatchWidth: Int = 1, 2022225d46eSJiawei Lin StoreBufferSize: Int = 16, 20305f23f57SWilliam Wang StoreBufferThreshold: Int = 7, 20446f74b57SHaojin Tang EnsbufferWidth: Int = 2, 20520a5248fSzhanglinjuan // ============ VLSU ============ 20620a5248fSzhanglinjuan UsQueueSize: Int = 8, 20720a5248fSzhanglinjuan VlFlowSize: Int = 32, 20820a5248fSzhanglinjuan VlUopSize: Int = 32, 209876b71fdSzhanglinjuan VsFlowL1Size: Int = 128, 210876b71fdSzhanglinjuan VsFlowL2Size: Int = 32, 21120a5248fSzhanglinjuan VsUopSize: Int = 32, 21220a5248fSzhanglinjuan // ============================== 21337225120Ssfencevma UncacheBufferSize: Int = 4, 214cd2ff98bShappy-lx EnableLoadToLoadForward: Boolean = false, 21514a67055Ssfencevma EnableFastForward: Boolean = true, 216beabc72dSWilliam Wang EnableLdVioCheckAfterReset: Boolean = true, 217026615fcSWilliam Wang EnableSoftPrefetchAfterReset: Boolean = true, 218026615fcSWilliam Wang EnableCacheErrorAfterReset: Boolean = true, 2196786cfb7SWilliam Wang EnableAccurateLoadError: Boolean = true, 220e32bafbaSbugGenerator EnableUncacheWriteOutstanding: Boolean = false, 2210d32f713Shappy-lx EnableStorePrefetchAtIssue: Boolean = false, 2220d32f713Shappy-lx EnableStorePrefetchAtCommit: Boolean = false, 2230d32f713Shappy-lx EnableAtCommitMissTrigger: Boolean = true, 2240d32f713Shappy-lx EnableStorePrefetchSMS: Boolean = false, 2250d32f713Shappy-lx EnableStorePrefetchSPB: Boolean = false, 22645f497a4Shappy-lx MMUAsidLen: Int = 16, // max is 16, 0 is not supported now 22762dfd6c3Shappy-lx ReSelectLen: Int = 7, // load replay queue replay select counter len 22804665835SMaxpicca-Li iwpuParameters: WPUParameters = WPUParameters( 22904665835SMaxpicca-Li enWPU = false, 23004665835SMaxpicca-Li algoName = "mmru", 23104665835SMaxpicca-Li isICache = true, 23204665835SMaxpicca-Li ), 23304665835SMaxpicca-Li dwpuParameters: WPUParameters = WPUParameters( 23404665835SMaxpicca-Li enWPU = false, 23504665835SMaxpicca-Li algoName = "mmru", 23604665835SMaxpicca-Li enCfPred = false, 23704665835SMaxpicca-Li isICache = false, 23804665835SMaxpicca-Li ), 239a0301c0dSLemover itlbParameters: TLBParameters = TLBParameters( 240a0301c0dSLemover name = "itlb", 241a0301c0dSLemover fetchi = true, 242a0301c0dSLemover useDmode = false, 243f9ac118cSHaoyuan Feng NWays = 48, 244a0301c0dSLemover ), 24534f9624dSguohongyu itlbPortNum: Int = 2 + ICacheParameters().prefetchPipeNum + 1, 24634f9624dSguohongyu ipmpPortNum: Int = 2 + ICacheParameters().prefetchPipeNum + 1, 247a0301c0dSLemover ldtlbParameters: TLBParameters = TLBParameters( 248a0301c0dSLemover name = "ldtlb", 249f9ac118cSHaoyuan Feng NWays = 48, 25053b8f1a7SLemover outReplace = false, 2515b7ef044SLemover partialStaticPMP = true, 252f1fe8698SLemover outsideRecvFlush = true, 2535cf62c1aSLemover saveLevel = true 254a0301c0dSLemover ), 255a0301c0dSLemover sttlbParameters: TLBParameters = TLBParameters( 256a0301c0dSLemover name = "sttlb", 257f9ac118cSHaoyuan Feng NWays = 48, 25853b8f1a7SLemover outReplace = false, 2595b7ef044SLemover partialStaticPMP = true, 260f1fe8698SLemover outsideRecvFlush = true, 2615cf62c1aSLemover saveLevel = true 262a0301c0dSLemover ), 2638f1fa9b1Ssfencevma hytlbParameters: TLBParameters = TLBParameters( 2648f1fa9b1Ssfencevma name = "hytlb", 265531c40faSsinceforYy NWays = 48, 266531c40faSsinceforYy outReplace = false, 2678f1fa9b1Ssfencevma partialStaticPMP = true, 2688f1fa9b1Ssfencevma outsideRecvFlush = true, 269531c40faSsinceforYy saveLevel = true 2708f1fa9b1Ssfencevma ), 271c8309e8aSHaoyuan Feng pftlbParameters: TLBParameters = TLBParameters( 272c8309e8aSHaoyuan Feng name = "pftlb", 273f9ac118cSHaoyuan Feng NWays = 48, 274c8309e8aSHaoyuan Feng outReplace = false, 275c8309e8aSHaoyuan Feng partialStaticPMP = true, 276c8309e8aSHaoyuan Feng outsideRecvFlush = true, 277c8309e8aSHaoyuan Feng saveLevel = true 278c8309e8aSHaoyuan Feng ), 279bf08468cSLemover refillBothTlb: Boolean = false, 280a0301c0dSLemover btlbParameters: TLBParameters = TLBParameters( 281a0301c0dSLemover name = "btlb", 282f9ac118cSHaoyuan Feng NWays = 48, 283a0301c0dSLemover ), 2845854c1edSLemover l2tlbParameters: L2TLBParameters = L2TLBParameters(), 2852225d46eSJiawei Lin NumPerfCounters: Int = 16, 28605f23f57SWilliam Wang icacheParameters: ICacheParameters = ICacheParameters( 28705f23f57SWilliam Wang tagECC = Some("parity"), 28805f23f57SWilliam Wang dataECC = Some("parity"), 28905f23f57SWilliam Wang replacer = Some("setplru"), 2901d8f4dcbSJay nMissEntries = 2, 2917052722fSJay nProbeEntries = 2, 292cb93f2f2Sguohongyu nPrefetchEntries = 12, 2939bba777eSssszwic nPrefBufferEntries = 32, 29405f23f57SWilliam Wang ), 2954f94c0c6SJiawei Lin dcacheParametersOpt: Option[DCacheParameters] = Some(DCacheParameters( 29605f23f57SWilliam Wang tagECC = Some("secded"), 29705f23f57SWilliam Wang dataECC = Some("secded"), 29805f23f57SWilliam Wang replacer = Some("setplru"), 29905f23f57SWilliam Wang nMissEntries = 16, 300300ded30SWilliam Wang nProbeEntries = 8, 3010d32f713Shappy-lx nReleaseEntries = 18, 3020d32f713Shappy-lx nMaxPrefetchEntry = 6, 3034f94c0c6SJiawei Lin )), 30415ee59e4Swakafa L2CacheParamsOpt: Option[L2Param] = Some(L2Param( 305a1ea7f76SJiawei Lin name = "l2", 306a1ea7f76SJiawei Lin ways = 8, 307a1ea7f76SJiawei Lin sets = 1024, // default 512KB L2 30815ee59e4Swakafa prefetch = Some(coupledL2.prefetch.PrefetchReceiverParams()) 3094f94c0c6SJiawei Lin )), 310d5be5d19SJiawei Lin L2NBanks: Int = 1, 311a1ea7f76SJiawei Lin usePTWRepeater: Boolean = false, 312e0374b1cSHaoyuan Feng softTLB: Boolean = false, // dpi-c l1tlb debug only 313e0374b1cSHaoyuan Feng softPTW: Boolean = false, // dpi-c l2tlb debug only 3145afdf73cSHaoyuan Feng softPTWDelay: Int = 1 3152225d46eSJiawei Lin){ 316b52d4755SXuan Hu def vlWidth = log2Up(VLEN) + 1 317b52d4755SXuan Hu 318c7fabd05SSteve Gou val allHistLens = SCHistLens ++ ITTageTableInfos.map(_._2) ++ TageTableInfos.map(_._2) :+ UbtbGHRLength 319c7fabd05SSteve Gou val HistoryLength = allHistLens.max + numBr * FtqSize + 9 // 256 for the predictor configs now 320c7fabd05SSteve Gou 32139c59369SXuan Hu val intSchdParams = { 3223b739f49SXuan Hu implicit val schdType: SchedulerType = IntScheduler() 3233b739f49SXuan Hu SchdBlockParams(Seq( 3243b739f49SXuan Hu IssueBlockParams(Seq( 325ff3fcdf1Sxiaofeibao-xjtu ExeUnitParams("ALU0", Seq(AluCfg), Seq(IntWB(port = 0, 0)), Seq(Seq(IntRD(0, 0)), Seq(IntRD(1, 0))), true, 2), 32647c01b71Sxiaofeibao-xjtu ExeUnitParams("BJU0", Seq(BrhCfg, JmpCfg, MulCfg, BkuCfg), Seq(IntWB(port = 4, 0)), Seq(Seq(IntRD(8, 0)), Seq(IntRD(7, 1))), true, 2), 32728607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 328cde70b38SzhanglyGit IssueBlockParams(Seq( 329ff3fcdf1Sxiaofeibao-xjtu ExeUnitParams("ALU1", Seq(AluCfg), Seq(IntWB(port = 1, 0)), Seq(Seq(IntRD(2, 0)), Seq(IntRD(3, 0))), true, 2), 33047c01b71Sxiaofeibao-xjtu ExeUnitParams("BJU1", Seq(BrhCfg, JmpCfg, MulCfg, BkuCfg), Seq(IntWB(port = 2, 1)), Seq(Seq(IntRD(9, 0)), Seq(IntRD(5, 1))), true, 2), 33128607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 3323b739f49SXuan Hu IssueBlockParams(Seq( 333ff3fcdf1Sxiaofeibao-xjtu ExeUnitParams("ALU2", Seq(AluCfg), Seq(IntWB(port = 2, 0)), Seq(Seq(IntRD(4, 0)), Seq(IntRD(5, 0))), true, 2), 334983f9a4cSZiyue Zhang ExeUnitParams("BJU2", Seq(BrhCfg, JmpCfg, I2fCfg, VSetRiWiCfg, VSetRiWvfCfg, CsrCfg, FenceCfg, I2vCfg), Seq(IntWB(port = 3, 1), VfWB(4, 0)), Seq(Seq(IntRD(10, 0)), Seq(IntRD(3, 1)))), 33528607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 3363b739f49SXuan Hu IssueBlockParams(Seq( 337ff3fcdf1Sxiaofeibao-xjtu ExeUnitParams("ALU3", Seq(AluCfg), Seq(IntWB(port = 3, 0)), Seq(Seq(IntRD(6, 0)), Seq(IntRD(7, 0))), true, 2), 338ff3fcdf1Sxiaofeibao-xjtu ExeUnitParams("BJU3", Seq(BrhCfg, JmpCfg, DivCfg), Seq(IntWB(port = 4, 1)), Seq(Seq(IntRD(11, 0)), Seq(IntRD(1, 1)))), 33928607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 3403b739f49SXuan Hu ), 3413b739f49SXuan Hu numPregs = intPreg.numEntries, 3423b739f49SXuan Hu numDeqOutside = 0, 3433b739f49SXuan Hu schdType = schdType, 3443b739f49SXuan Hu rfDataWidth = intPreg.dataCfg.dataWidth, 3453b739f49SXuan Hu numUopIn = dpParams.IntDqDeqWidth, 3463b739f49SXuan Hu ) 3473b739f49SXuan Hu } 34839c59369SXuan Hu val vfSchdParams = { 3493b739f49SXuan Hu implicit val schdType: SchedulerType = VfScheduler() 3503b739f49SXuan Hu SchdBlockParams(Seq( 3513b739f49SXuan Hu IssueBlockParams(Seq( 3521f35da39Sxiaofeibao-xjtu ExeUnitParams("VFEX0", Seq(VfaluCfg, VfmaCfg, VialuCfg, VppuCfg, F2fCfg, F2iCfg, VSetRvfWvfCfg), Seq(VfWB(port = 0, 0), IntWB(port = 0, 1)), Seq(Seq(VfRD(1, 0)), Seq(VfRD(2, 0)), Seq(VfRD(3, 0)), Seq(VfRD(4, 0)), Seq(VfRD(5, 0)))), 35328607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 3543b739f49SXuan Hu IssueBlockParams(Seq( 355ff3fcdf1Sxiaofeibao-xjtu ExeUnitParams("VFEX1", Seq(VfaluCfg, VfmaCfg, VimacCfg, VipuCfg, F2vCfg, VfcvtCfg), Seq(VfWB(port = 1, 0), IntWB(port = 1, 1)), Seq(Seq(VfRD(7, 0)), Seq(VfRD(8, 0)), Seq(VfRD(9, 0)), Seq(VfRD(10, 0)), Seq(VfRD(11, 0)))), 3561f35da39Sxiaofeibao-xjtu ExeUnitParams("VFEX2", Seq(VfdivCfg, VidivCfg), Seq(VfWB(port = 2, 0)), Seq(Seq(VfRD(7, 0)), Seq(VfRD(8, 0)), Seq(VfRD(9, 0)), Seq(VfRD(10, 0)), Seq(VfRD(11, 0)))), 35728607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 3583b739f49SXuan Hu ), 3593b739f49SXuan Hu numPregs = vfPreg.numEntries, 3603b739f49SXuan Hu numDeqOutside = 0, 3613b739f49SXuan Hu schdType = schdType, 3623b739f49SXuan Hu rfDataWidth = vfPreg.dataCfg.dataWidth, 3633b739f49SXuan Hu numUopIn = dpParams.FpDqDeqWidth, 3643b739f49SXuan Hu ) 3653b739f49SXuan Hu } 36639c59369SXuan Hu 36739c59369SXuan Hu val memSchdParams = { 3683b739f49SXuan Hu implicit val schdType: SchedulerType = MemScheduler() 3693b739f49SXuan Hu val rfDataWidth = 64 3702225d46eSJiawei Lin 3713b739f49SXuan Hu SchdBlockParams(Seq( 3723b739f49SXuan Hu IssueBlockParams(Seq( 373*5edcc45fSHaojin Tang ExeUnitParams("STA0", Seq(StaCfg, MouCfg), Seq(FakeIntWB()), Seq(Seq(IntRD(3, 1)))), 37428607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 375b133b458SXuan Hu IssueBlockParams(Seq( 376*5edcc45fSHaojin Tang ExeUnitParams("STA1", Seq(StaCfg, MouCfg), Seq(FakeIntWB()), Seq(Seq(IntRD(14, 0)))), 377202674aeSHaojin Tang ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 378202674aeSHaojin Tang IssueBlockParams(Seq( 379*5edcc45fSHaojin Tang ExeUnitParams("STA2", Seq(StaCfg, MouCfg), Seq(FakeIntWB()), Seq(Seq(IntRD(15, 0)))), 38028607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 3813b739f49SXuan Hu IssueBlockParams(Seq( 3820438e8f4SHaojin Tang ExeUnitParams("LDU0", Seq(LduCfg), Seq(IntWB(5, 0), VfWB(5, 0)), Seq(Seq(IntRD(6, 0))), true, 2), 38328607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 384e77d3114SHaojin Tang IssueBlockParams(Seq( 3850438e8f4SHaojin Tang ExeUnitParams("LDU1", Seq(LduCfg), Seq(IntWB(6, 0), VfWB(6, 0)), Seq(Seq(IntRD(12, 0))), true, 2), 3860438e8f4SHaojin Tang ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 3870438e8f4SHaojin Tang IssueBlockParams(Seq( 3880438e8f4SHaojin Tang ExeUnitParams("LDU2", Seq(LduCfg), Seq(IntWB(7, 0), VfWB(7, 0)), Seq(Seq(IntRD(13, 0))), true, 2), 38928607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 390a81cda24Ssfencevma IssueBlockParams(Seq( 3919f002cc0SXuan Hu ExeUnitParams("VLSU0", Seq(VlduCfg, VstuCfg), Seq(VfWB(3, 0)), Seq(Seq(VfRD(1, 0)), Seq(VfRD(2, 0)), Seq(VfRD(3, 0)), Seq(VfRD(4, 0)), Seq(VfRD(5, 0)))), 39228607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 393ecfc6f16SXuan Hu IssueBlockParams(Seq( 39440324d61SXuan Hu ExeUnitParams("STD0", Seq(StdCfg, MoudCfg), Seq(), Seq(Seq(IntRD(13, 1), VfRD(6, 0)))), 39528607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 39627811ea4SXuan Hu IssueBlockParams(Seq( 397ecfc6f16SXuan Hu ExeUnitParams("STD1", Seq(StdCfg, MoudCfg), Seq(), Seq(Seq(IntRD(5, 1), VfRD(10, Int.MaxValue)))), 39828607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 399202674aeSHaojin Tang IssueBlockParams(Seq( 400202674aeSHaojin Tang ExeUnitParams("STD2", Seq(StdCfg, MoudCfg), Seq(), Seq(Seq(IntRD(9, 1), VfRD(10, Int.MaxValue)))), 401202674aeSHaojin Tang ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 4023b739f49SXuan Hu ), 403141a6449SXuan Hu numPregs = intPreg.numEntries max vfPreg.numEntries, 4043b739f49SXuan Hu numDeqOutside = 0, 4053b739f49SXuan Hu schdType = schdType, 4063b739f49SXuan Hu rfDataWidth = rfDataWidth, 4073b739f49SXuan Hu numUopIn = dpParams.LsDqDeqWidth, 4083b739f49SXuan Hu ) 4093b739f49SXuan Hu } 4102225d46eSJiawei Lin 411bf35baadSXuan Hu def PregIdxWidthMax = intPreg.addrWidth max vfPreg.addrWidth 412bf35baadSXuan Hu 413bf35baadSXuan Hu def iqWakeUpParams = { 414bf35baadSXuan Hu Seq( 415c0b91ca1SHaojin Tang WakeUpConfig( 4160438e8f4SHaojin Tang Seq("ALU0", "ALU1", "ALU2", "ALU3", "LDU0", "LDU1", "LDU2", "BJU0", "BJU1") -> 417202674aeSHaojin Tang Seq("ALU0", "BJU0", "ALU1", "BJU1", "ALU2", "BJU2", "ALU3", "BJU3", "LDU0", "LDU1", "LDU2", "STA0", "STA1", "STA2", "STD0", "STD1", "STD2") 418c0b91ca1SHaojin Tang ), 419c0b91ca1SHaojin Tang ).flatten 420bf35baadSXuan Hu } 421bf35baadSXuan Hu 422*5edcc45fSHaojin Tang def fakeIntPreg = FakeIntPregParams(intPreg.numEntries, intPreg.numRead, intPreg.numWrite) 423*5edcc45fSHaojin Tang 4240c7ebb58Sxiaofeibao-xjtu val backendParams: BackendParams = backend.BackendParams( 425bf35baadSXuan Hu Map( 4263b739f49SXuan Hu IntScheduler() -> intSchdParams, 4273b739f49SXuan Hu VfScheduler() -> vfSchdParams, 4283b739f49SXuan Hu MemScheduler() -> memSchdParams, 429bf35baadSXuan Hu ), 430bf35baadSXuan Hu Seq( 4313b739f49SXuan Hu intPreg, 4323b739f49SXuan Hu vfPreg, 433*5edcc45fSHaojin Tang fakeIntPreg 434bf35baadSXuan Hu ), 435bf35baadSXuan Hu iqWakeUpParams, 436bf35baadSXuan Hu ) 4372225d46eSJiawei Lin} 4382225d46eSJiawei Lin 4392225d46eSJiawei Lincase object DebugOptionsKey extends Field[DebugOptions] 4402225d46eSJiawei Lin 4412225d46eSJiawei Lincase class DebugOptions 4422225d46eSJiawei Lin( 4431545277aSYinan Xu FPGAPlatform: Boolean = false, 4441545277aSYinan Xu EnableDifftest: Boolean = false, 445cbe9a847SYinan Xu AlwaysBasicDiff: Boolean = true, 4461545277aSYinan Xu EnableDebug: Boolean = false, 4472225d46eSJiawei Lin EnablePerfDebug: Boolean = true, 448eb163ef0SHaojin Tang UseDRAMSim: Boolean = false, 449047e34f9SMaxpicca-Li EnableConstantin: Boolean = false, 45062129679Swakafa EnableChiselDB: Boolean = false, 45162129679Swakafa AlwaysBasicDB: Boolean = true, 452e66fe2b1SZifei Zhang EnableTopDown: Boolean = false, 453ec9e6512Swakafa EnableRollingDB: Boolean = false 4542225d46eSJiawei Lin) 4552225d46eSJiawei Lin 4562225d46eSJiawei Lintrait HasXSParameter { 4572225d46eSJiawei Lin 4582225d46eSJiawei Lin implicit val p: Parameters 4592225d46eSJiawei Lin 4602f30d658SYinan Xu val PAddrBits = p(SoCParamsKey).PAddrBits // PAddrBits is Phyical Memory addr bits 4612f30d658SYinan Xu 4622225d46eSJiawei Lin val coreParams = p(XSCoreParamsKey) 4632225d46eSJiawei Lin val env = p(DebugOptionsKey) 4642225d46eSJiawei Lin 4652225d46eSJiawei Lin val XLEN = coreParams.XLEN 466deb6421eSHaojin Tang val VLEN = coreParams.VLEN 467a8db15d8Sfdy val ELEN = coreParams.ELEN 4682225d46eSJiawei Lin val minFLen = 32 4692225d46eSJiawei Lin val fLen = 64 4702225d46eSJiawei Lin def xLen = XLEN 4712225d46eSJiawei Lin 4722225d46eSJiawei Lin val HasMExtension = coreParams.HasMExtension 4732225d46eSJiawei Lin val HasCExtension = coreParams.HasCExtension 4742225d46eSJiawei Lin val HasDiv = coreParams.HasDiv 4752225d46eSJiawei Lin val HasIcache = coreParams.HasICache 4762225d46eSJiawei Lin val HasDcache = coreParams.HasDCache 4772225d46eSJiawei Lin val AddrBits = coreParams.AddrBits // AddrBits is used in some cases 4782225d46eSJiawei Lin val VAddrBits = coreParams.VAddrBits // VAddrBits is Virtual Memory addr bits 47945f497a4Shappy-lx val AsidLength = coreParams.AsidLength 480a760aeb0Shappy-lx val ReSelectLen = coreParams.ReSelectLen 4812225d46eSJiawei Lin val AddrBytes = AddrBits / 8 // unused 4822225d46eSJiawei Lin val DataBits = XLEN 4832225d46eSJiawei Lin val DataBytes = DataBits / 8 484cdbff57cSHaoyuan Feng val VDataBytes = VLEN / 8 4852225d46eSJiawei Lin val HasFPU = coreParams.HasFPU 4860ba52110SZiyue Zhang val HasVPU = coreParams.HasVPU 487ad3ba452Szhanglinjuan val HasCustomCSRCacheOp = coreParams.HasCustomCSRCacheOp 4882225d46eSJiawei Lin val FetchWidth = coreParams.FetchWidth 4892225d46eSJiawei Lin val PredictWidth = FetchWidth * (if (HasCExtension) 2 else 1) 4902225d46eSJiawei Lin val EnableBPU = coreParams.EnableBPU 4912225d46eSJiawei Lin val EnableBPD = coreParams.EnableBPD // enable backing predictor(like Tage) in BPUStage3 4922225d46eSJiawei Lin val EnableRAS = coreParams.EnableRAS 4932225d46eSJiawei Lin val EnableLB = coreParams.EnableLB 4942225d46eSJiawei Lin val EnableLoop = coreParams.EnableLoop 4952225d46eSJiawei Lin val EnableSC = coreParams.EnableSC 4962225d46eSJiawei Lin val EnbaleTlbDebug = coreParams.EnbaleTlbDebug 4972225d46eSJiawei Lin val HistoryLength = coreParams.HistoryLength 49886d9c530SLingrui98 val EnableGHistDiff = coreParams.EnableGHistDiff 499ab0200c8SEaston Man val EnableCommitGHistDiff = coreParams.EnableCommitGHistDiff 500f2aabf0dSLingrui98 val UbtbGHRLength = coreParams.UbtbGHRLength 501b37e4b45SLingrui98 val UbtbSize = coreParams.UbtbSize 50211d0c81dSLingrui98 val EnableFauFTB = coreParams.EnableFauFTB 503b37e4b45SLingrui98 val FtbSize = coreParams.FtbSize 504b37e4b45SLingrui98 val FtbWays = coreParams.FtbWays 5052225d46eSJiawei Lin val RasSize = coreParams.RasSize 506c89b4642SGuokai Chen val RasSpecSize = coreParams.RasSpecSize 507c89b4642SGuokai Chen val RasCtrSize = coreParams.RasCtrSize 50816a1cc4bSzoujr 509bf358e08SLingrui98 def getBPDComponents(resp_in: BranchPredictionResp, p: Parameters) = { 510bf358e08SLingrui98 coreParams.branchPredictor(resp_in, p) 51116a1cc4bSzoujr } 512dd6c0695SLingrui98 val numBr = coreParams.numBr 513dd6c0695SLingrui98 val TageTableInfos = coreParams.TageTableInfos 514cb4f77ceSLingrui98 val TageBanks = coreParams.numBr 515dd6c0695SLingrui98 val SCNRows = coreParams.SCNRows 516dd6c0695SLingrui98 val SCCtrBits = coreParams.SCCtrBits 51734ed6fbcSLingrui98 val SCHistLens = coreParams.SCHistLens 51834ed6fbcSLingrui98 val SCNTables = coreParams.SCNTables 519dd6c0695SLingrui98 52034ed6fbcSLingrui98 val SCTableInfos = Seq.fill(SCNTables)((SCNRows, SCCtrBits)) zip SCHistLens map { 52134ed6fbcSLingrui98 case ((n, cb), h) => (n, cb, h) 522dd6c0695SLingrui98 } 523dd6c0695SLingrui98 val ITTageTableInfos = coreParams.ITTageTableInfos 524dd6c0695SLingrui98 type FoldedHistoryInfo = Tuple2[Int, Int] 525dd6c0695SLingrui98 val foldedGHistInfos = 5264813e060SLingrui98 (TageTableInfos.map{ case (nRows, h, t) => 527dd6c0695SLingrui98 if (h > 0) 5284813e060SLingrui98 Set((h, min(log2Ceil(nRows/numBr), h)), (h, min(h, t)), (h, min(h, t-1))) 529dd6c0695SLingrui98 else 530dd6c0695SLingrui98 Set[FoldedHistoryInfo]() 5314813e060SLingrui98 }.reduce(_++_).toSet ++ 53234ed6fbcSLingrui98 SCTableInfos.map{ case (nRows, _, h) => 533dd6c0695SLingrui98 if (h > 0) 534e992912cSLingrui98 Set((h, min(log2Ceil(nRows/TageBanks), h))) 535dd6c0695SLingrui98 else 536dd6c0695SLingrui98 Set[FoldedHistoryInfo]() 53734ed6fbcSLingrui98 }.reduce(_++_).toSet ++ 538dd6c0695SLingrui98 ITTageTableInfos.map{ case (nRows, h, t) => 539dd6c0695SLingrui98 if (h > 0) 540dd6c0695SLingrui98 Set((h, min(log2Ceil(nRows), h)), (h, min(h, t)), (h, min(h, t-1))) 541dd6c0695SLingrui98 else 542dd6c0695SLingrui98 Set[FoldedHistoryInfo]() 543527dc111SLingrui98 }.reduce(_++_) ++ 544527dc111SLingrui98 Set[FoldedHistoryInfo]((UbtbGHRLength, log2Ceil(UbtbSize))) 545527dc111SLingrui98 ).toList 54616a1cc4bSzoujr 547c7fabd05SSteve Gou 548c7fabd05SSteve Gou 5492225d46eSJiawei Lin val CacheLineSize = coreParams.CacheLineSize 5502225d46eSJiawei Lin val CacheLineHalfWord = CacheLineSize / 16 5512225d46eSJiawei Lin val ExtHistoryLength = HistoryLength + 64 552c157cf71SGuokai Chen val ICacheECCForceError = coreParams.ICacheECCForceError 5532225d46eSJiawei Lin val IBufSize = coreParams.IBufSize 55444c9c1deSEaston Man val IBufNBank = coreParams.IBufNBank 5555e7fb7a9SXuan Hu val backendParams: BackendParams = coreParams.backendParams 5562225d46eSJiawei Lin val DecodeWidth = coreParams.DecodeWidth 5572225d46eSJiawei Lin val RenameWidth = coreParams.RenameWidth 5582225d46eSJiawei Lin val CommitWidth = coreParams.CommitWidth 559d91483a6Sfdy val MaxUopSize = coreParams.MaxUopSize 560fa7f2c26STang Haojin val EnableRenameSnapshot = coreParams.EnableRenameSnapshot 561fa7f2c26STang Haojin val RenameSnapshotNum = coreParams.RenameSnapshotNum 5622225d46eSJiawei Lin val FtqSize = coreParams.FtqSize 5632225d46eSJiawei Lin val EnableLoadFastWakeUp = coreParams.EnableLoadFastWakeUp 564d91483a6Sfdy val IntLogicRegs = coreParams.IntLogicRegs 565d91483a6Sfdy val FpLogicRegs = coreParams.FpLogicRegs 566d91483a6Sfdy val VecLogicRegs = coreParams.VecLogicRegs 567fe60541bSXuan Hu val VCONFIG_IDX = coreParams.VCONFIG_IDX 56839c59369SXuan Hu val IntPhyRegs = coreParams.intPreg.numEntries 56939c59369SXuan Hu val VfPhyRegs = coreParams.vfPreg.numEntries 57083ba63b3SXuan Hu val MaxPhyPregs = IntPhyRegs max VfPhyRegs 57139c59369SXuan Hu val PhyRegIdxWidth = log2Up(IntPhyRegs) max log2Up(VfPhyRegs) 5729aca92b9SYinan Xu val RobSize = coreParams.RobSize 573a8db15d8Sfdy val RabSize = coreParams.RabSize 5744c7680e0SXuan Hu val VTypeBufferSize = coreParams.VTypeBufferSize 57570224bf6SYinan Xu val IntRefCounterWidth = log2Ceil(RobSize) 57654dc1a5aSXuan Hu val LSQEnqWidth = coreParams.dpParams.LsDqDeqWidth 577d97a1af7SXuan Hu val LSQLdEnqWidth = LSQEnqWidth min backendParams.numLoadDp 578d97a1af7SXuan Hu val LSQStEnqWidth = LSQEnqWidth min backendParams.numStoreDp 579e4f69d78Ssfencevma val VirtualLoadQueueSize = coreParams.VirtualLoadQueueSize 580e4f69d78Ssfencevma val LoadQueueRARSize = coreParams.LoadQueueRARSize 581e4f69d78Ssfencevma val LoadQueueRAWSize = coreParams.LoadQueueRAWSize 582e4f69d78Ssfencevma val RollbackGroupSize = coreParams.RollbackGroupSize 583e4f69d78Ssfencevma val LoadQueueReplaySize = coreParams.LoadQueueReplaySize 584e4f69d78Ssfencevma val LoadUncacheBufferSize = coreParams.LoadUncacheBufferSize 5850a992150SWilliam Wang val LoadQueueNWriteBanks = coreParams.LoadQueueNWriteBanks 5862225d46eSJiawei Lin val StoreQueueSize = coreParams.StoreQueueSize 5870a992150SWilliam Wang val StoreQueueNWriteBanks = coreParams.StoreQueueNWriteBanks 588e4f69d78Ssfencevma val StoreQueueForwardWithMask = coreParams.StoreQueueForwardWithMask 589cea88ff8SWilliam Wang val VlsQueueSize = coreParams.VlsQueueSize 5902225d46eSJiawei Lin val dpParams = coreParams.dpParams 5913b739f49SXuan Hu 592351e22f2SXuan Hu def MemIQSizeMax = backendParams.memSchdParams.get.issueBlockParams.map(_.numEntries).max 593351e22f2SXuan Hu def IQSizeMax = backendParams.allSchdParams.map(_.issueBlockParams.map(_.numEntries).max).max 594c7d010e5SXuan Hu 5956ce10964SXuan Hu val NumRedirect = backendParams.numRedirect 5969342624fSGao-Zeyu val BackendRedirectNum = NumRedirect + 2 //2: ldReplay + Exception 59742dddaceSXuan Hu val FtqRedirectAheadNum = NumRedirect 5982225d46eSJiawei Lin val LoadPipelineWidth = coreParams.LoadPipelineWidth 5992225d46eSJiawei Lin val StorePipelineWidth = coreParams.StorePipelineWidth 60020a5248fSzhanglinjuan val VecLoadPipelineWidth = coreParams.VecLoadPipelineWidth 60120a5248fSzhanglinjuan val VecStorePipelineWidth = coreParams.VecStorePipelineWidth 602cea88ff8SWilliam Wang val VecMemSrcInWidth = coreParams.VecMemSrcInWidth 603cea88ff8SWilliam Wang val VecMemInstWbWidth = coreParams.VecMemInstWbWidth 604cea88ff8SWilliam Wang val VecMemDispatchWidth = coreParams.VecMemDispatchWidth 6052225d46eSJiawei Lin val StoreBufferSize = coreParams.StoreBufferSize 60605f23f57SWilliam Wang val StoreBufferThreshold = coreParams.StoreBufferThreshold 60746f74b57SHaojin Tang val EnsbufferWidth = coreParams.EnsbufferWidth 60820a5248fSzhanglinjuan val UsQueueSize = coreParams.UsQueueSize 60920a5248fSzhanglinjuan val VlFlowSize = coreParams.VlFlowSize 61020a5248fSzhanglinjuan val VlUopSize = coreParams.VlUopSize 611876b71fdSzhanglinjuan val VsFlowL1Size = coreParams.VsFlowL1Size 612876b71fdSzhanglinjuan val VsFlowL2Size = coreParams.VsFlowL2Size 61320a5248fSzhanglinjuan val VsUopSize = coreParams.VsUopSize 61437225120Ssfencevma val UncacheBufferSize = coreParams.UncacheBufferSize 61564886eefSWilliam Wang val EnableLoadToLoadForward = coreParams.EnableLoadToLoadForward 6163db2cf75SWilliam Wang val EnableFastForward = coreParams.EnableFastForward 61767682d05SWilliam Wang val EnableLdVioCheckAfterReset = coreParams.EnableLdVioCheckAfterReset 618026615fcSWilliam Wang val EnableSoftPrefetchAfterReset = coreParams.EnableSoftPrefetchAfterReset 619026615fcSWilliam Wang val EnableCacheErrorAfterReset = coreParams.EnableCacheErrorAfterReset 6206786cfb7SWilliam Wang val EnableAccurateLoadError = coreParams.EnableAccurateLoadError 62137225120Ssfencevma val EnableUncacheWriteOutstanding = coreParams.EnableUncacheWriteOutstanding 6220d32f713Shappy-lx val EnableStorePrefetchAtIssue = coreParams.EnableStorePrefetchAtIssue 6230d32f713Shappy-lx val EnableStorePrefetchAtCommit = coreParams.EnableStorePrefetchAtCommit 6240d32f713Shappy-lx val EnableAtCommitMissTrigger = coreParams.EnableAtCommitMissTrigger 6250d32f713Shappy-lx val EnableStorePrefetchSMS = coreParams.EnableStorePrefetchSMS 6260d32f713Shappy-lx val EnableStorePrefetchSPB = coreParams.EnableStorePrefetchSPB 62745f497a4Shappy-lx val asidLen = coreParams.MMUAsidLen 628a0301c0dSLemover val BTLBWidth = coreParams.LoadPipelineWidth + coreParams.StorePipelineWidth 629bf08468cSLemover val refillBothTlb = coreParams.refillBothTlb 63004665835SMaxpicca-Li val iwpuParam = coreParams.iwpuParameters 63104665835SMaxpicca-Li val dwpuParam = coreParams.dwpuParameters 632a0301c0dSLemover val itlbParams = coreParams.itlbParameters 633a0301c0dSLemover val ldtlbParams = coreParams.ldtlbParameters 634a0301c0dSLemover val sttlbParams = coreParams.sttlbParameters 6358f1fa9b1Ssfencevma val hytlbParams = coreParams.hytlbParameters 636c8309e8aSHaoyuan Feng val pftlbParams = coreParams.pftlbParameters 637a0301c0dSLemover val btlbParams = coreParams.btlbParameters 6385854c1edSLemover val l2tlbParams = coreParams.l2tlbParameters 6392225d46eSJiawei Lin val NumPerfCounters = coreParams.NumPerfCounters 6402225d46eSJiawei Lin 6412225d46eSJiawei Lin val instBytes = if (HasCExtension) 2 else 4 6422225d46eSJiawei Lin val instOffsetBits = log2Ceil(instBytes) 6432225d46eSJiawei Lin 64405f23f57SWilliam Wang val icacheParameters = coreParams.icacheParameters 6454f94c0c6SJiawei Lin val dcacheParameters = coreParams.dcacheParametersOpt.getOrElse(DCacheParameters()) 6462225d46eSJiawei Lin 647b899def8SWilliam Wang // dcache block cacheline when lr for LRSCCycles - LRSCBackOff cycles 648b899def8SWilliam Wang // for constrained LR/SC loop 649b899def8SWilliam Wang val LRSCCycles = 64 650b899def8SWilliam Wang // for lr storm 651b899def8SWilliam Wang val LRSCBackOff = 8 6522225d46eSJiawei Lin 6532225d46eSJiawei Lin // cache hierarchy configurations 6542225d46eSJiawei Lin val l1BusDataWidth = 256 6552225d46eSJiawei Lin 656de169c67SWilliam Wang // load violation predict 657de169c67SWilliam Wang val ResetTimeMax2Pow = 20 //1078576 658de169c67SWilliam Wang val ResetTimeMin2Pow = 10 //1024 659de169c67SWilliam Wang // wait table parameters 660de169c67SWilliam Wang val WaitTableSize = 1024 661de169c67SWilliam Wang val MemPredPCWidth = log2Up(WaitTableSize) 662de169c67SWilliam Wang val LWTUse2BitCounter = true 663de169c67SWilliam Wang // store set parameters 664de169c67SWilliam Wang val SSITSize = WaitTableSize 665de169c67SWilliam Wang val LFSTSize = 32 666de169c67SWilliam Wang val SSIDWidth = log2Up(LFSTSize) 667de169c67SWilliam Wang val LFSTWidth = 4 668de169c67SWilliam Wang val StoreSetEnable = true // LWT will be disabled if SS is enabled 6691548ca99SHaojin Tang val LFSTEnable = true 670cc4fb544Ssfencevma 671cd365d4cSrvcoresjw val PCntIncrStep: Int = 6 672cd365d4cSrvcoresjw val numPCntHc: Int = 25 673cd365d4cSrvcoresjw val numPCntPtw: Int = 19 674cd365d4cSrvcoresjw 675cd365d4cSrvcoresjw val numCSRPCntFrontend = 8 676cd365d4cSrvcoresjw val numCSRPCntCtrl = 8 677cd365d4cSrvcoresjw val numCSRPCntLsu = 8 678cd365d4cSrvcoresjw val numCSRPCntHc = 5 6799a128342SHaoyuan Feng val printEventCoding = true 680f7af4c74Schengguanghui 681f7af4c74Schengguanghui // Parameters for Sdtrig extension 682f7af4c74Schengguanghui protected val TriggerNum = 4 683f7af4c74Schengguanghui protected val TriggerChainMaxLength = 2 6842225d46eSJiawei Lin} 685