xref: /XiangShan/src/main/scala/xiangshan/Parameters.scala (revision 4f94c0c6a6566aaa01312dd72d05c29ac896b8ab)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
172225d46eSJiawei Linpackage xiangshan
182225d46eSJiawei Lin
192225d46eSJiawei Linimport chipsalliance.rocketchip.config.{Field, Parameters}
202225d46eSJiawei Linimport chisel3._
212225d46eSJiawei Linimport chisel3.util._
222225d46eSJiawei Linimport xiangshan.backend.exu._
232225d46eSJiawei Linimport xiangshan.backend.dispatch.DispatchParameters
241f0e2dc7SJiawei Linimport xiangshan.cache.DCacheParameters
25a1ea7f76SJiawei Linimport xiangshan.cache.prefetch._
26a1ea7f76SJiawei Linimport huancun.{CacheParameters, HCCacheParameters}
2760f966c8SGuokai Chenimport xiangshan.frontend.{BIM, BasePredictor, BranchPredictionResp, FTB, FakePredictor, ICacheParameters, MicroBTB, RAS, Tage, ITTage, Tage_SC}
28a0301c0dSLemoverimport xiangshan.cache.mmu.{TLBParameters, L2TLBParameters}
29d4aca96cSlqreimport freechips.rocketchip.diplomacy.AddressSet
302225d46eSJiawei Lin
312225d46eSJiawei Lincase object XSCoreParamsKey extends Field[XSCoreParameters]
322225d46eSJiawei Lin
332225d46eSJiawei Lincase class XSCoreParameters
342225d46eSJiawei Lin(
352225d46eSJiawei Lin  HasPrefetch: Boolean = false,
362225d46eSJiawei Lin  HartId: Int = 0,
372225d46eSJiawei Lin  XLEN: Int = 64,
382225d46eSJiawei Lin  HasMExtension: Boolean = true,
392225d46eSJiawei Lin  HasCExtension: Boolean = true,
402225d46eSJiawei Lin  HasDiv: Boolean = true,
412225d46eSJiawei Lin  HasICache: Boolean = true,
422225d46eSJiawei Lin  HasDCache: Boolean = true,
432225d46eSJiawei Lin  AddrBits: Int = 64,
442225d46eSJiawei Lin  VAddrBits: Int = 39,
452225d46eSJiawei Lin  PAddrBits: Int = 40,
462225d46eSJiawei Lin  HasFPU: Boolean = true,
472225d46eSJiawei Lin  FetchWidth: Int = 8,
482225d46eSJiawei Lin  EnableBPU: Boolean = true,
492225d46eSJiawei Lin  EnableBPD: Boolean = true,
502225d46eSJiawei Lin  EnableRAS: Boolean = true,
512225d46eSJiawei Lin  EnableLB: Boolean = false,
522225d46eSJiawei Lin  EnableLoop: Boolean = true,
53e0f3968cSzoujr  EnableSC: Boolean = true,
542225d46eSJiawei Lin  EnbaleTlbDebug: Boolean = false,
552225d46eSJiawei Lin  EnableJal: Boolean = false,
562225d46eSJiawei Lin  EnableUBTB: Boolean = true,
572225d46eSJiawei Lin  HistoryLength: Int = 64,
58e690b0d3SLingrui98  PathHistoryLength: Int = 16,
592225d46eSJiawei Lin  BtbSize: Int = 2048,
602225d46eSJiawei Lin  JbtacSize: Int = 1024,
612225d46eSJiawei Lin  JbtacBanks: Int = 8,
62ba4cf515SLingrui98  RasSize: Int = 32,
632225d46eSJiawei Lin  CacheLineSize: Int = 512,
642225d46eSJiawei Lin  UBtbWays: Int = 16,
652225d46eSJiawei Lin  BtbWays: Int = 2,
6676cf12e4Szoujr  branchPredictor: Function3[BranchPredictionResp, Parameters, Boolean, Tuple2[Seq[BasePredictor], BranchPredictionResp]] =
6776cf12e4Szoujr    ((resp_in: BranchPredictionResp, p: Parameters, enableSC: Boolean) => {
6816a1cc4bSzoujr      // val loop = Module(new LoopPredictor)
6916a1cc4bSzoujr      // val tage = (if(EnableBPD) { if (EnableSC) Module(new Tage_SC)
7016a1cc4bSzoujr      //                             else          Module(new Tage) }
7116a1cc4bSzoujr      //             else          { Module(new FakeTage) })
7216a1cc4bSzoujr      val ftb = Module(new FTB()(p))
7316a1cc4bSzoujr      val ubtb = Module(new MicroBTB()(p))
7416a1cc4bSzoujr      val bim = Module(new BIM()(p))
7576cf12e4Szoujr      val tage = if (enableSC) { Module(new Tage_SC()(p)) } else { Module(new Tage()(p)) }
764cd08aa8SLingrui98      val ras = Module(new RAS()(p))
7760f966c8SGuokai Chen      val ittage = Module(new ITTage()(p))
784cd08aa8SLingrui98      // val tage = Module(new Tage()(p))
79658066b3Szoujr      // val fake = Module(new FakePredictor()(p))
8016a1cc4bSzoujr
8116a1cc4bSzoujr      // val preds = Seq(loop, tage, btb, ubtb, bim)
8260f966c8SGuokai Chen      val preds = Seq(bim, ubtb, tage, ftb, ittage, ras)
8316a1cc4bSzoujr      preds.map(_.io := DontCare)
8416a1cc4bSzoujr
8516a1cc4bSzoujr      // ubtb.io.resp_in(0)  := resp_in
8616a1cc4bSzoujr      // bim.io.resp_in(0)   := ubtb.io.resp
8716a1cc4bSzoujr      // btb.io.resp_in(0)   := bim.io.resp
8816a1cc4bSzoujr      // tage.io.resp_in(0)  := btb.io.resp
8916a1cc4bSzoujr      // loop.io.resp_in(0)  := tage.io.resp
90ac502bbbSLingrui98      bim.io.in.bits.resp_in(0)  := resp_in
91ac502bbbSLingrui98      ubtb.io.in.bits.resp_in(0) := bim.io.out.resp
92fa3fc02fSLingrui98      tage.io.in.bits.resp_in(0) := ubtb.io.out.resp
93fa3fc02fSLingrui98      ftb.io.in.bits.resp_in(0)  := tage.io.out.resp
9460f966c8SGuokai Chen      ittage.io.in.bits.resp_in(0)  := ftb.io.out.resp
9560f966c8SGuokai Chen      ras.io.in.bits.resp_in(0) := ittage.io.out.resp
9616a1cc4bSzoujr
974cd08aa8SLingrui98      (preds, ras.io.out.resp)
9816a1cc4bSzoujr    }),
992225d46eSJiawei Lin  IBufSize: Int = 48,
1002225d46eSJiawei Lin  DecodeWidth: Int = 6,
1012225d46eSJiawei Lin  RenameWidth: Int = 6,
1022225d46eSJiawei Lin  CommitWidth: Int = 6,
1035df4db2aSLingrui98  FtqSize: Int = 64,
1042225d46eSJiawei Lin  EnableLoadFastWakeUp: Boolean = true, // NOTE: not supported now, make it false
1052225d46eSJiawei Lin  IssQueSize: Int = 16,
1067154d65eSYinan Xu  NRPhyRegs: Int = 192,
1072225d46eSJiawei Lin  NRIntReadPorts: Int = 14,
1082225d46eSJiawei Lin  NRIntWritePorts: Int = 8,
1092225d46eSJiawei Lin  NRFpReadPorts: Int = 14,
1102225d46eSJiawei Lin  NRFpWritePorts: Int = 8,
1112225d46eSJiawei Lin  LoadQueueSize: Int = 64,
1122225d46eSJiawei Lin  StoreQueueSize: Int = 48,
1137154d65eSYinan Xu  RobSize: Int = 256,
1146e3cddfeSYikeZhou  EnableIntMoveElim: Boolean = true,
1156e3cddfeSYikeZhou  IntRefCounterWidth: Int = 2,
1162225d46eSJiawei Lin  dpParams: DispatchParameters = DispatchParameters(
1172225d46eSJiawei Lin    IntDqSize = 16,
1182225d46eSJiawei Lin    FpDqSize = 16,
1192225d46eSJiawei Lin    LsDqSize = 16,
1202225d46eSJiawei Lin    IntDqDeqWidth = 4,
1212225d46eSJiawei Lin    FpDqDeqWidth = 4,
1222225d46eSJiawei Lin    LsDqDeqWidth = 4
1232225d46eSJiawei Lin  ),
1242225d46eSJiawei Lin  exuParameters: ExuParameters = ExuParameters(
1252225d46eSJiawei Lin    JmpCnt = 1,
1262225d46eSJiawei Lin    AluCnt = 4,
1272225d46eSJiawei Lin    MulCnt = 0,
1282225d46eSJiawei Lin    MduCnt = 2,
1292225d46eSJiawei Lin    FmacCnt = 4,
1302225d46eSJiawei Lin    FmiscCnt = 2,
1312225d46eSJiawei Lin    FmiscDivSqrtCnt = 0,
1322225d46eSJiawei Lin    LduCnt = 2,
1332225d46eSJiawei Lin    StuCnt = 2
1342225d46eSJiawei Lin  ),
1352225d46eSJiawei Lin  LoadPipelineWidth: Int = 2,
1362225d46eSJiawei Lin  StorePipelineWidth: Int = 2,
1372225d46eSJiawei Lin  StoreBufferSize: Int = 16,
13805f23f57SWilliam Wang  StoreBufferThreshold: Int = 7,
1393db2cf75SWilliam Wang  EnableFastForward: Boolean = true,
1402225d46eSJiawei Lin  RefillSize: Int = 512,
141a0301c0dSLemover  itlbParameters: TLBParameters = TLBParameters(
142a0301c0dSLemover    name = "itlb",
143a0301c0dSLemover    fetchi = true,
144a0301c0dSLemover    useDmode = false,
145a0301c0dSLemover    sameCycle = true,
146fa086d5eSLemover    normalNWays = 32,
147a0301c0dSLemover    normalReplacer = Some("plru"),
148fa086d5eSLemover    superNWays = 4,
149a0301c0dSLemover    superReplacer = Some("plru"),
150a0301c0dSLemover    shouldBlock = true
151a0301c0dSLemover  ),
152a0301c0dSLemover  ldtlbParameters: TLBParameters = TLBParameters(
153a0301c0dSLemover    name = "ldtlb",
154a0301c0dSLemover    normalNSets = 128,
155a0301c0dSLemover    normalNWays = 1,
156a0301c0dSLemover    normalAssociative = "sa",
157a0301c0dSLemover    normalReplacer = Some("setplru"),
158a0301c0dSLemover    superNWays = 8,
159a0301c0dSLemover    normalAsVictim = true,
160a0301c0dSLemover    outReplace = true
161a0301c0dSLemover  ),
162a0301c0dSLemover  sttlbParameters: TLBParameters = TLBParameters(
163a0301c0dSLemover    name = "sttlb",
164a0301c0dSLemover    normalNSets = 128,
165a0301c0dSLemover    normalNWays = 1,
166a0301c0dSLemover    normalAssociative = "sa",
167a0301c0dSLemover    normalReplacer = Some("setplru"),
168a0301c0dSLemover    superNWays = 8,
169a0301c0dSLemover    normalAsVictim = true,
170a0301c0dSLemover    outReplace = true
171a0301c0dSLemover  ),
172bf08468cSLemover  refillBothTlb: Boolean = false,
173a0301c0dSLemover  btlbParameters: TLBParameters = TLBParameters(
174a0301c0dSLemover    name = "btlb",
175a0301c0dSLemover    normalNSets = 1,
176a0301c0dSLemover    normalNWays = 64,
177a0301c0dSLemover    superNWays = 4,
178a0301c0dSLemover  ),
179a0301c0dSLemover  useBTlb: Boolean = false,
1805854c1edSLemover  l2tlbParameters: L2TLBParameters = L2TLBParameters(),
1812225d46eSJiawei Lin  NumPerfCounters: Int = 16,
18205f23f57SWilliam Wang  icacheParameters: ICacheParameters = ICacheParameters(
18305f23f57SWilliam Wang    tagECC = Some("parity"),
18405f23f57SWilliam Wang    dataECC = Some("parity"),
18505f23f57SWilliam Wang    replacer = Some("setplru"),
18605f23f57SWilliam Wang    nMissEntries = 2
18705f23f57SWilliam Wang  ),
188*4f94c0c6SJiawei Lin  dcacheParametersOpt: Option[DCacheParameters] = Some(DCacheParameters(
18905f23f57SWilliam Wang    tagECC = Some("secded"),
19005f23f57SWilliam Wang    dataECC = Some("secded"),
19105f23f57SWilliam Wang    replacer = Some("setplru"),
19205f23f57SWilliam Wang    nMissEntries = 16,
19305f23f57SWilliam Wang    nProbeEntries = 16,
19405f23f57SWilliam Wang    nReleaseEntries = 16,
19505f23f57SWilliam Wang    nStoreReplayEntries = 16
196*4f94c0c6SJiawei Lin  )),
197*4f94c0c6SJiawei Lin  L2CacheParamsOpt: Option[HCCacheParameters] = Some(HCCacheParameters(
198a1ea7f76SJiawei Lin    name = "l2",
199a1ea7f76SJiawei Lin    level = 2,
200a1ea7f76SJiawei Lin    ways = 8,
201a1ea7f76SJiawei Lin    sets = 1024, // default 512KB L2
202a1ea7f76SJiawei Lin    prefetch = Some(huancun.prefetch.BOPParameters())
203*4f94c0c6SJiawei Lin  )),
204a1ea7f76SJiawei Lin  usePTWRepeater: Boolean = false,
205*4f94c0c6SJiawei Lin  softPTW: Boolean = false // dpi-c debug only
2062225d46eSJiawei Lin){
2072225d46eSJiawei Lin  val loadExuConfigs = Seq.fill(exuParameters.LduCnt)(LdExeUnitCfg)
2087154d65eSYinan Xu  val storeExuConfigs = Seq.fill(exuParameters.StuCnt)(StaExeUnitCfg) ++ Seq.fill(exuParameters.StuCnt)(StdExeUnitCfg)
2092225d46eSJiawei Lin
21085b4cd54SYinan Xu  val intExuConfigs = (Seq.fill(exuParameters.AluCnt)(AluExeUnitCfg) ++
2117154d65eSYinan Xu    Seq.fill(exuParameters.MduCnt)(MulDivExeUnitCfg) :+ JumpCSRExeUnitCfg)
2122225d46eSJiawei Lin
2132225d46eSJiawei Lin  val fpExuConfigs =
2142225d46eSJiawei Lin    Seq.fill(exuParameters.FmacCnt)(FmacExeUnitCfg) ++
2152225d46eSJiawei Lin      Seq.fill(exuParameters.FmiscCnt)(FmiscExeUnitCfg)
2162225d46eSJiawei Lin
2172225d46eSJiawei Lin  val exuConfigs: Seq[ExuConfig] = intExuConfigs ++ fpExuConfigs ++ loadExuConfigs ++ storeExuConfigs
2182225d46eSJiawei Lin}
2192225d46eSJiawei Lin
2202225d46eSJiawei Lincase object DebugOptionsKey extends Field[DebugOptions]
2212225d46eSJiawei Lin
2222225d46eSJiawei Lincase class DebugOptions
2232225d46eSJiawei Lin(
2242225d46eSJiawei Lin  FPGAPlatform: Boolean = true,
225156656b6SSteve Gou  EnableDebug: Boolean = true,
2262225d46eSJiawei Lin  EnablePerfDebug: Boolean = true,
2272225d46eSJiawei Lin  UseDRAMSim: Boolean = false
2282225d46eSJiawei Lin)
2292225d46eSJiawei Lin
2302225d46eSJiawei Lintrait HasXSParameter {
2312225d46eSJiawei Lin
2322225d46eSJiawei Lin  implicit val p: Parameters
2332225d46eSJiawei Lin
2342225d46eSJiawei Lin  val coreParams = p(XSCoreParamsKey)
2352225d46eSJiawei Lin  val env = p(DebugOptionsKey)
2362225d46eSJiawei Lin
2372225d46eSJiawei Lin  val XLEN = coreParams.XLEN
2382225d46eSJiawei Lin  val hardId = coreParams.HartId
2392225d46eSJiawei Lin  val minFLen = 32
2402225d46eSJiawei Lin  val fLen = 64
2412225d46eSJiawei Lin  def xLen = XLEN
2422225d46eSJiawei Lin
2432225d46eSJiawei Lin  val HasMExtension = coreParams.HasMExtension
2442225d46eSJiawei Lin  val HasCExtension = coreParams.HasCExtension
2452225d46eSJiawei Lin  val HasDiv = coreParams.HasDiv
2462225d46eSJiawei Lin  val HasIcache = coreParams.HasICache
2472225d46eSJiawei Lin  val HasDcache = coreParams.HasDCache
2482225d46eSJiawei Lin  val AddrBits = coreParams.AddrBits // AddrBits is used in some cases
2492225d46eSJiawei Lin  val VAddrBits = coreParams.VAddrBits // VAddrBits is Virtual Memory addr bits
2502225d46eSJiawei Lin  val PAddrBits = coreParams.PAddrBits // PAddrBits is Phyical Memory addr bits
2512225d46eSJiawei Lin  val AddrBytes = AddrBits / 8 // unused
2522225d46eSJiawei Lin  val DataBits = XLEN
2532225d46eSJiawei Lin  val DataBytes = DataBits / 8
2542225d46eSJiawei Lin  val HasFPU = coreParams.HasFPU
2552225d46eSJiawei Lin  val FetchWidth = coreParams.FetchWidth
2562225d46eSJiawei Lin  val PredictWidth = FetchWidth * (if (HasCExtension) 2 else 1)
2572225d46eSJiawei Lin  val EnableBPU = coreParams.EnableBPU
2582225d46eSJiawei Lin  val EnableBPD = coreParams.EnableBPD // enable backing predictor(like Tage) in BPUStage3
2592225d46eSJiawei Lin  val EnableRAS = coreParams.EnableRAS
2602225d46eSJiawei Lin  val EnableLB = coreParams.EnableLB
2612225d46eSJiawei Lin  val EnableLoop = coreParams.EnableLoop
2622225d46eSJiawei Lin  val EnableSC = coreParams.EnableSC
2632225d46eSJiawei Lin  val EnbaleTlbDebug = coreParams.EnbaleTlbDebug
2642225d46eSJiawei Lin  val HistoryLength = coreParams.HistoryLength
265e690b0d3SLingrui98  val PathHistoryLength = coreParams.PathHistoryLength
2662225d46eSJiawei Lin  val BtbSize = coreParams.BtbSize
2672225d46eSJiawei Lin  // val BtbWays = 4
2682225d46eSJiawei Lin  val BtbBanks = PredictWidth
2692225d46eSJiawei Lin  // val BtbSets = BtbSize / BtbWays
2702225d46eSJiawei Lin  val JbtacSize = coreParams.JbtacSize
2712225d46eSJiawei Lin  val JbtacBanks = coreParams.JbtacBanks
2722225d46eSJiawei Lin  val RasSize = coreParams.RasSize
27316a1cc4bSzoujr
27476cf12e4Szoujr  def getBPDComponents(resp_in: BranchPredictionResp, p: Parameters, enableSC: Boolean) = {
27576cf12e4Szoujr    coreParams.branchPredictor(resp_in, p, enableSC)
27616a1cc4bSzoujr  }
27716a1cc4bSzoujr
2782225d46eSJiawei Lin  val CacheLineSize = coreParams.CacheLineSize
2792225d46eSJiawei Lin  val CacheLineHalfWord = CacheLineSize / 16
2802225d46eSJiawei Lin  val ExtHistoryLength = HistoryLength + 64
2812225d46eSJiawei Lin  val UBtbWays = coreParams.UBtbWays
2822225d46eSJiawei Lin  val BtbWays = coreParams.BtbWays
2832225d46eSJiawei Lin  val IBufSize = coreParams.IBufSize
2842225d46eSJiawei Lin  val DecodeWidth = coreParams.DecodeWidth
2852225d46eSJiawei Lin  val RenameWidth = coreParams.RenameWidth
2862225d46eSJiawei Lin  val CommitWidth = coreParams.CommitWidth
2872225d46eSJiawei Lin  val FtqSize = coreParams.FtqSize
2882225d46eSJiawei Lin  val IssQueSize = coreParams.IssQueSize
2892225d46eSJiawei Lin  val EnableLoadFastWakeUp = coreParams.EnableLoadFastWakeUp
2902225d46eSJiawei Lin  val NRPhyRegs = coreParams.NRPhyRegs
2912225d46eSJiawei Lin  val PhyRegIdxWidth = log2Up(NRPhyRegs)
2929aca92b9SYinan Xu  val RobSize = coreParams.RobSize
2936e3cddfeSYikeZhou  val EnableIntMoveElim = coreParams.EnableIntMoveElim
2946e3cddfeSYikeZhou  val IntRefCounterWidth = coreParams.IntRefCounterWidth
2956e3cddfeSYikeZhou  val StdFreeListSize = NRPhyRegs - 32
29631ebfb1dSYikeZhou  // val MEFreeListSize = NRPhyRegs - { if (IntRefCounterWidth > 0 && IntRefCounterWidth < 5) (32 / Math.pow(2, IntRefCounterWidth)).toInt else 1 }
29731ebfb1dSYikeZhou  val MEFreeListSize = NRPhyRegs
2982225d46eSJiawei Lin  val LoadQueueSize = coreParams.LoadQueueSize
2992225d46eSJiawei Lin  val StoreQueueSize = coreParams.StoreQueueSize
3002225d46eSJiawei Lin  val dpParams = coreParams.dpParams
3012225d46eSJiawei Lin  val exuParameters = coreParams.exuParameters
3022225d46eSJiawei Lin  val NRMemReadPorts = exuParameters.LduCnt + 2 * exuParameters.StuCnt
303acd4a4e3SYinan Xu  val NRIntReadPorts = 2 * exuParameters.AluCnt + NRMemReadPorts
304acd4a4e3SYinan Xu  val NRIntWritePorts = exuParameters.AluCnt + exuParameters.MduCnt + exuParameters.LduCnt
305acd4a4e3SYinan Xu  val NRFpReadPorts = 3 * exuParameters.FmacCnt + exuParameters.StuCnt
306acd4a4e3SYinan Xu  val NRFpWritePorts = exuParameters.FpExuCnt + exuParameters.LduCnt
3072225d46eSJiawei Lin  val LoadPipelineWidth = coreParams.LoadPipelineWidth
3082225d46eSJiawei Lin  val StorePipelineWidth = coreParams.StorePipelineWidth
3092225d46eSJiawei Lin  val StoreBufferSize = coreParams.StoreBufferSize
31005f23f57SWilliam Wang  val StoreBufferThreshold = coreParams.StoreBufferThreshold
3113db2cf75SWilliam Wang  val EnableFastForward = coreParams.EnableFastForward
3122225d46eSJiawei Lin  val RefillSize = coreParams.RefillSize
313a0301c0dSLemover  val BTLBWidth = coreParams.LoadPipelineWidth + coreParams.StorePipelineWidth
314bf08468cSLemover  val refillBothTlb = coreParams.refillBothTlb
315a0301c0dSLemover  val useBTlb = coreParams.useBTlb
316a0301c0dSLemover  val itlbParams = coreParams.itlbParameters
317a0301c0dSLemover  val ldtlbParams = coreParams.ldtlbParameters
318a0301c0dSLemover  val sttlbParams = coreParams.sttlbParameters
319a0301c0dSLemover  val btlbParams = coreParams.btlbParameters
3205854c1edSLemover  val l2tlbParams = coreParams.l2tlbParameters
3212225d46eSJiawei Lin  val NumPerfCounters = coreParams.NumPerfCounters
3222225d46eSJiawei Lin
3232225d46eSJiawei Lin  val instBytes = if (HasCExtension) 2 else 4
3242225d46eSJiawei Lin  val instOffsetBits = log2Ceil(instBytes)
3252225d46eSJiawei Lin
32605f23f57SWilliam Wang  val icacheParameters = coreParams.icacheParameters
327*4f94c0c6SJiawei Lin  val dcacheParameters = coreParams.dcacheParametersOpt.getOrElse(DCacheParameters())
3282225d46eSJiawei Lin
3292225d46eSJiawei Lin  val LRSCCycles = 100
3302225d46eSJiawei Lin
3312225d46eSJiawei Lin  // cache hierarchy configurations
3322225d46eSJiawei Lin  val l1BusDataWidth = 256
3332225d46eSJiawei Lin
334de169c67SWilliam Wang  // load violation predict
335de169c67SWilliam Wang  val ResetTimeMax2Pow = 20 //1078576
336de169c67SWilliam Wang  val ResetTimeMin2Pow = 10 //1024
337de169c67SWilliam Wang  // wait table parameters
338de169c67SWilliam Wang  val WaitTableSize = 1024
339de169c67SWilliam Wang  val MemPredPCWidth = log2Up(WaitTableSize)
340de169c67SWilliam Wang  val LWTUse2BitCounter = true
341de169c67SWilliam Wang  // store set parameters
342de169c67SWilliam Wang  val SSITSize = WaitTableSize
343de169c67SWilliam Wang  val LFSTSize = 32
344de169c67SWilliam Wang  val SSIDWidth = log2Up(LFSTSize)
345de169c67SWilliam Wang  val LFSTWidth = 4
346de169c67SWilliam Wang  val StoreSetEnable = true // LWT will be disabled if SS is enabled
3472225d46eSJiawei Lin
3482225d46eSJiawei Lin  val loadExuConfigs = coreParams.loadExuConfigs
3492225d46eSJiawei Lin  val storeExuConfigs = coreParams.storeExuConfigs
3502225d46eSJiawei Lin
3512225d46eSJiawei Lin  val intExuConfigs = coreParams.intExuConfigs
3522225d46eSJiawei Lin
3532225d46eSJiawei Lin  val fpExuConfigs = coreParams.fpExuConfigs
3542225d46eSJiawei Lin
3552225d46eSJiawei Lin  val exuConfigs = coreParams.exuConfigs
3569d5a2027SYinan Xu
3572225d46eSJiawei Lin}
358