xref: /XiangShan/src/main/scala/xiangshan/Parameters.scala (revision 3581d7d3f8f6b5e7dc8b5a8db854f5a16410ca6f)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
172225d46eSJiawei Linpackage xiangshan
182225d46eSJiawei Lin
192225d46eSJiawei Linimport chipsalliance.rocketchip.config.{Field, Parameters}
202225d46eSJiawei Linimport chisel3._
212225d46eSJiawei Linimport chisel3.util._
222225d46eSJiawei Linimport xiangshan.backend.exu._
232225d46eSJiawei Linimport xiangshan.backend.dispatch.DispatchParameters
241f0e2dc7SJiawei Linimport xiangshan.cache.DCacheParameters
25a1ea7f76SJiawei Linimport xiangshan.cache.prefetch._
261d8f4dcbSJayimport xiangshan.frontend.{BIM, BasePredictor, BranchPredictionResp, FTB, FakePredictor, MicroBTB, RAS, Tage, ITTage, Tage_SC}
271d8f4dcbSJayimport xiangshan.frontend.icache.ICacheParameters
2898c71602SJiawei Linimport xiangshan.cache.mmu.{L2TLBParameters, TLBParameters}
29d4aca96cSlqreimport freechips.rocketchip.diplomacy.AddressSet
302f30d658SYinan Xuimport system.SoCParamsKey
3198c71602SJiawei Linimport huancun._
3298c71602SJiawei Linimport huancun.debug._
33dd6c0695SLingrui98import scala.math.min
3434ab1ae9SJiawei Lin
3534ab1ae9SJiawei Lincase object XSTileKey extends Field[Seq[XSCoreParameters]]
3634ab1ae9SJiawei Lin
372225d46eSJiawei Lincase object XSCoreParamsKey extends Field[XSCoreParameters]
382225d46eSJiawei Lin
392225d46eSJiawei Lincase class XSCoreParameters
402225d46eSJiawei Lin(
412225d46eSJiawei Lin  HasPrefetch: Boolean = false,
422225d46eSJiawei Lin  HartId: Int = 0,
432225d46eSJiawei Lin  XLEN: Int = 64,
442225d46eSJiawei Lin  HasMExtension: Boolean = true,
452225d46eSJiawei Lin  HasCExtension: Boolean = true,
462225d46eSJiawei Lin  HasDiv: Boolean = true,
472225d46eSJiawei Lin  HasICache: Boolean = true,
482225d46eSJiawei Lin  HasDCache: Boolean = true,
492225d46eSJiawei Lin  AddrBits: Int = 64,
502225d46eSJiawei Lin  VAddrBits: Int = 39,
512225d46eSJiawei Lin  HasFPU: Boolean = true,
52ad3ba452Szhanglinjuan  HasCustomCSRCacheOp: Boolean = true,
532225d46eSJiawei Lin  FetchWidth: Int = 8,
5445f497a4Shappy-lx  AsidLength: Int = 16,
552225d46eSJiawei Lin  EnableBPU: Boolean = true,
562225d46eSJiawei Lin  EnableBPD: Boolean = true,
572225d46eSJiawei Lin  EnableRAS: Boolean = true,
582225d46eSJiawei Lin  EnableLB: Boolean = false,
592225d46eSJiawei Lin  EnableLoop: Boolean = true,
60e0f3968cSzoujr  EnableSC: Boolean = true,
612225d46eSJiawei Lin  EnbaleTlbDebug: Boolean = false,
622225d46eSJiawei Lin  EnableJal: Boolean = false,
632225d46eSJiawei Lin  EnableUBTB: Boolean = true,
64*3581d7d3SLingrui98  HistoryLength: Int = 256,
6586d9c530SLingrui98  EnableGHistDiff: Boolean = false,
66edc18578SLingrui98  UbtbSize: Int = 256,
67b37e4b45SLingrui98  FtbSize: Int = 2048,
68ba4cf515SLingrui98  RasSize: Int = 32,
692225d46eSJiawei Lin  CacheLineSize: Int = 512,
70b37e4b45SLingrui98  FtbWays: Int = 4,
71dd6c0695SLingrui98  TageTableInfos: Seq[Tuple3[Int,Int,Int]] =
72dd6c0695SLingrui98  //       Sets  Hist   Tag
73*3581d7d3SLingrui98    Seq(( 4096,    8,   12),
74*3581d7d3SLingrui98        ( 4096,   13,   12),
75*3581d7d3SLingrui98        ( 4096,   31,   12),
76*3581d7d3SLingrui98        ( 4096,  119,   12)),
77e992912cSLingrui98  TageBanks: Int = 2,
78dd6c0695SLingrui98  ITTageTableInfos: Seq[Tuple3[Int,Int,Int]] =
79dd6c0695SLingrui98  //      Sets  Hist   Tag
80dd6c0695SLingrui98    Seq(( 512,    0,    0),
81527dc111SLingrui98        ( 256,    4,    9),
82527dc111SLingrui98        ( 256,    8,    9),
83*3581d7d3SLingrui98        ( 512,   13,    9),
84527dc111SLingrui98        ( 512,   16,    9),
85*3581d7d3SLingrui98        ( 512,   31,    9)),
8682dc6ff8SLingrui98  SCNRows: Int = 512,
8782dc6ff8SLingrui98  SCNTables: Int = 4,
88dd6c0695SLingrui98  SCCtrBits: Int = 6,
8982dc6ff8SLingrui98  SCHistLens: Seq[Int] = Seq(0, 4, 10, 16),
90dd6c0695SLingrui98  numBr: Int = 2,
91bf358e08SLingrui98  branchPredictor: Function2[BranchPredictionResp, Parameters, Tuple2[Seq[BasePredictor], BranchPredictionResp]] =
92bf358e08SLingrui98    ((resp_in: BranchPredictionResp, p: Parameters) => {
9316a1cc4bSzoujr      // val loop = Module(new LoopPredictor)
9416a1cc4bSzoujr      // val tage = (if(EnableBPD) { if (EnableSC) Module(new Tage_SC)
9516a1cc4bSzoujr      //                             else          Module(new Tage) }
9616a1cc4bSzoujr      //             else          { Module(new FakeTage) })
9716a1cc4bSzoujr      val ftb = Module(new FTB()(p))
9816a1cc4bSzoujr      val ubtb = Module(new MicroBTB()(p))
9916a1cc4bSzoujr      val bim = Module(new BIM()(p))
100bf358e08SLingrui98      val tage = Module(new Tage_SC()(p))
1014cd08aa8SLingrui98      val ras = Module(new RAS()(p))
10260f966c8SGuokai Chen      val ittage = Module(new ITTage()(p))
1034cd08aa8SLingrui98      // val tage = Module(new Tage()(p))
104658066b3Szoujr      // val fake = Module(new FakePredictor()(p))
10516a1cc4bSzoujr
10616a1cc4bSzoujr      // val preds = Seq(loop, tage, btb, ubtb, bim)
10760f966c8SGuokai Chen      val preds = Seq(bim, ubtb, tage, ftb, ittage, ras)
10816a1cc4bSzoujr      preds.map(_.io := DontCare)
10916a1cc4bSzoujr
11016a1cc4bSzoujr      // ubtb.io.resp_in(0)  := resp_in
11116a1cc4bSzoujr      // bim.io.resp_in(0)   := ubtb.io.resp
11216a1cc4bSzoujr      // btb.io.resp_in(0)   := bim.io.resp
11316a1cc4bSzoujr      // tage.io.resp_in(0)  := btb.io.resp
11416a1cc4bSzoujr      // loop.io.resp_in(0)  := tage.io.resp
115ac502bbbSLingrui98      bim.io.in.bits.resp_in(0)  := resp_in
116ac502bbbSLingrui98      ubtb.io.in.bits.resp_in(0) := bim.io.out.resp
117fa3fc02fSLingrui98      tage.io.in.bits.resp_in(0) := ubtb.io.out.resp
118fa3fc02fSLingrui98      ftb.io.in.bits.resp_in(0)  := tage.io.out.resp
11960f966c8SGuokai Chen      ittage.io.in.bits.resp_in(0)  := ftb.io.out.resp
12060f966c8SGuokai Chen      ras.io.in.bits.resp_in(0) := ittage.io.out.resp
12116a1cc4bSzoujr
1224cd08aa8SLingrui98      (preds, ras.io.out.resp)
12316a1cc4bSzoujr    }),
1242225d46eSJiawei Lin  IBufSize: Int = 48,
1252225d46eSJiawei Lin  DecodeWidth: Int = 6,
1262225d46eSJiawei Lin  RenameWidth: Int = 6,
1272225d46eSJiawei Lin  CommitWidth: Int = 6,
1285df4db2aSLingrui98  FtqSize: Int = 64,
1292225d46eSJiawei Lin  EnableLoadFastWakeUp: Boolean = true, // NOTE: not supported now, make it false
1302225d46eSJiawei Lin  IssQueSize: Int = 16,
1317154d65eSYinan Xu  NRPhyRegs: Int = 192,
1322b4e8253SYinan Xu  LoadQueueSize: Int = 80,
1332b4e8253SYinan Xu  StoreQueueSize: Int = 64,
1347154d65eSYinan Xu  RobSize: Int = 256,
1352225d46eSJiawei Lin  dpParams: DispatchParameters = DispatchParameters(
1362225d46eSJiawei Lin    IntDqSize = 16,
1372225d46eSJiawei Lin    FpDqSize = 16,
1382225d46eSJiawei Lin    LsDqSize = 16,
1392225d46eSJiawei Lin    IntDqDeqWidth = 4,
1402225d46eSJiawei Lin    FpDqDeqWidth = 4,
1412225d46eSJiawei Lin    LsDqDeqWidth = 4
1422225d46eSJiawei Lin  ),
1432225d46eSJiawei Lin  exuParameters: ExuParameters = ExuParameters(
1442225d46eSJiawei Lin    JmpCnt = 1,
1452225d46eSJiawei Lin    AluCnt = 4,
1462225d46eSJiawei Lin    MulCnt = 0,
1472225d46eSJiawei Lin    MduCnt = 2,
1482225d46eSJiawei Lin    FmacCnt = 4,
1492225d46eSJiawei Lin    FmiscCnt = 2,
1502225d46eSJiawei Lin    FmiscDivSqrtCnt = 0,
1512225d46eSJiawei Lin    LduCnt = 2,
1522225d46eSJiawei Lin    StuCnt = 2
1532225d46eSJiawei Lin  ),
1542225d46eSJiawei Lin  LoadPipelineWidth: Int = 2,
1552225d46eSJiawei Lin  StorePipelineWidth: Int = 2,
1562225d46eSJiawei Lin  StoreBufferSize: Int = 16,
15705f23f57SWilliam Wang  StoreBufferThreshold: Int = 7,
15864886eefSWilliam Wang  EnableLoadToLoadForward: Boolean = false,
159a98b054bSWilliam Wang  EnableFastForward: Boolean = false,
160beabc72dSWilliam Wang  EnableLdVioCheckAfterReset: Boolean = true,
161026615fcSWilliam Wang  EnableSoftPrefetchAfterReset: Boolean = true,
162026615fcSWilliam Wang  EnableCacheErrorAfterReset: Boolean = true,
1632225d46eSJiawei Lin  RefillSize: Int = 512,
16445f497a4Shappy-lx  MMUAsidLen: Int = 16, // max is 16, 0 is not supported now
165a0301c0dSLemover  itlbParameters: TLBParameters = TLBParameters(
166a0301c0dSLemover    name = "itlb",
167a0301c0dSLemover    fetchi = true,
168a0301c0dSLemover    useDmode = false,
1692a3050c2SJay    sameCycle = false,
1702a3050c2SJay    missSameCycle = true,
171fa086d5eSLemover    normalNWays = 32,
172a0301c0dSLemover    normalReplacer = Some("plru"),
173fa086d5eSLemover    superNWays = 4,
174a0301c0dSLemover    superReplacer = Some("plru"),
175a0301c0dSLemover    shouldBlock = true
176a0301c0dSLemover  ),
177a0301c0dSLemover  ldtlbParameters: TLBParameters = TLBParameters(
178a0301c0dSLemover    name = "ldtlb",
179a0301c0dSLemover    normalNSets = 128,
180a0301c0dSLemover    normalNWays = 1,
181a0301c0dSLemover    normalAssociative = "sa",
182a0301c0dSLemover    normalReplacer = Some("setplru"),
183a0301c0dSLemover    superNWays = 8,
184a0301c0dSLemover    normalAsVictim = true,
1855cf62c1aSLemover    outReplace = true,
1865b7ef044SLemover    partialStaticPMP = true,
1875cf62c1aSLemover    saveLevel = true
188a0301c0dSLemover  ),
189a0301c0dSLemover  sttlbParameters: TLBParameters = TLBParameters(
190a0301c0dSLemover    name = "sttlb",
191a0301c0dSLemover    normalNSets = 128,
192a0301c0dSLemover    normalNWays = 1,
193a0301c0dSLemover    normalAssociative = "sa",
194a0301c0dSLemover    normalReplacer = Some("setplru"),
195a0301c0dSLemover    superNWays = 8,
196a0301c0dSLemover    normalAsVictim = true,
1975cf62c1aSLemover    outReplace = true,
1985b7ef044SLemover    partialStaticPMP = true,
1995cf62c1aSLemover    saveLevel = true
200a0301c0dSLemover  ),
201bf08468cSLemover  refillBothTlb: Boolean = false,
202a0301c0dSLemover  btlbParameters: TLBParameters = TLBParameters(
203a0301c0dSLemover    name = "btlb",
204a0301c0dSLemover    normalNSets = 1,
205a0301c0dSLemover    normalNWays = 64,
206a0301c0dSLemover    superNWays = 4,
207a0301c0dSLemover  ),
2085854c1edSLemover  l2tlbParameters: L2TLBParameters = L2TLBParameters(),
2092225d46eSJiawei Lin  NumPerfCounters: Int = 16,
21005f23f57SWilliam Wang  icacheParameters: ICacheParameters = ICacheParameters(
21105f23f57SWilliam Wang    tagECC = Some("parity"),
21205f23f57SWilliam Wang    dataECC = Some("parity"),
21305f23f57SWilliam Wang    replacer = Some("setplru"),
2141d8f4dcbSJay    nMissEntries = 2,
2157052722fSJay    nReleaseEntries = 2,
2167052722fSJay    nProbeEntries = 2,
2177052722fSJay    nPrefetchEntries = 4,
218e30430c2SJay    hasPrefetch = false,
21905f23f57SWilliam Wang  ),
2204f94c0c6SJiawei Lin  dcacheParametersOpt: Option[DCacheParameters] = Some(DCacheParameters(
22105f23f57SWilliam Wang    tagECC = Some("secded"),
22205f23f57SWilliam Wang    dataECC = Some("secded"),
22305f23f57SWilliam Wang    replacer = Some("setplru"),
22405f23f57SWilliam Wang    nMissEntries = 16,
225300ded30SWilliam Wang    nProbeEntries = 8,
226300ded30SWilliam Wang    nReleaseEntries = 18
2274f94c0c6SJiawei Lin  )),
2284f94c0c6SJiawei Lin  L2CacheParamsOpt: Option[HCCacheParameters] = Some(HCCacheParameters(
229a1ea7f76SJiawei Lin    name = "l2",
230a1ea7f76SJiawei Lin    level = 2,
231a1ea7f76SJiawei Lin    ways = 8,
232a1ea7f76SJiawei Lin    sets = 1024, // default 512KB L2
233a1ea7f76SJiawei Lin    prefetch = Some(huancun.prefetch.BOPParameters())
2344f94c0c6SJiawei Lin  )),
235d5be5d19SJiawei Lin  L2NBanks: Int = 1,
236a1ea7f76SJiawei Lin  usePTWRepeater: Boolean = false,
2374f94c0c6SJiawei Lin  softPTW: Boolean = false // dpi-c debug only
2382225d46eSJiawei Lin){
2392225d46eSJiawei Lin  val loadExuConfigs = Seq.fill(exuParameters.LduCnt)(LdExeUnitCfg)
2407154d65eSYinan Xu  val storeExuConfigs = Seq.fill(exuParameters.StuCnt)(StaExeUnitCfg) ++ Seq.fill(exuParameters.StuCnt)(StdExeUnitCfg)
2412225d46eSJiawei Lin
24285b4cd54SYinan Xu  val intExuConfigs = (Seq.fill(exuParameters.AluCnt)(AluExeUnitCfg) ++
2437154d65eSYinan Xu    Seq.fill(exuParameters.MduCnt)(MulDivExeUnitCfg) :+ JumpCSRExeUnitCfg)
2442225d46eSJiawei Lin
2452225d46eSJiawei Lin  val fpExuConfigs =
2462225d46eSJiawei Lin    Seq.fill(exuParameters.FmacCnt)(FmacExeUnitCfg) ++
2472225d46eSJiawei Lin      Seq.fill(exuParameters.FmiscCnt)(FmiscExeUnitCfg)
2482225d46eSJiawei Lin
2492225d46eSJiawei Lin  val exuConfigs: Seq[ExuConfig] = intExuConfigs ++ fpExuConfigs ++ loadExuConfigs ++ storeExuConfigs
2502225d46eSJiawei Lin}
2512225d46eSJiawei Lin
2522225d46eSJiawei Lincase object DebugOptionsKey extends Field[DebugOptions]
2532225d46eSJiawei Lin
2542225d46eSJiawei Lincase class DebugOptions
2552225d46eSJiawei Lin(
2561545277aSYinan Xu  FPGAPlatform: Boolean = false,
2571545277aSYinan Xu  EnableDifftest: Boolean = false,
258cbe9a847SYinan Xu  AlwaysBasicDiff: Boolean = true,
2591545277aSYinan Xu  EnableDebug: Boolean = false,
2602225d46eSJiawei Lin  EnablePerfDebug: Boolean = true,
2612225d46eSJiawei Lin  UseDRAMSim: Boolean = false
2622225d46eSJiawei Lin)
2632225d46eSJiawei Lin
2642225d46eSJiawei Lintrait HasXSParameter {
2652225d46eSJiawei Lin
2662225d46eSJiawei Lin  implicit val p: Parameters
2672225d46eSJiawei Lin
2682f30d658SYinan Xu  val PAddrBits = p(SoCParamsKey).PAddrBits // PAddrBits is Phyical Memory addr bits
2692f30d658SYinan Xu
2702225d46eSJiawei Lin  val coreParams = p(XSCoreParamsKey)
2712225d46eSJiawei Lin  val env = p(DebugOptionsKey)
2722225d46eSJiawei Lin
2732225d46eSJiawei Lin  val XLEN = coreParams.XLEN
2742225d46eSJiawei Lin  val minFLen = 32
2752225d46eSJiawei Lin  val fLen = 64
2762225d46eSJiawei Lin  def xLen = XLEN
2772225d46eSJiawei Lin
2782225d46eSJiawei Lin  val HasMExtension = coreParams.HasMExtension
2792225d46eSJiawei Lin  val HasCExtension = coreParams.HasCExtension
2802225d46eSJiawei Lin  val HasDiv = coreParams.HasDiv
2812225d46eSJiawei Lin  val HasIcache = coreParams.HasICache
2822225d46eSJiawei Lin  val HasDcache = coreParams.HasDCache
2832225d46eSJiawei Lin  val AddrBits = coreParams.AddrBits // AddrBits is used in some cases
2842225d46eSJiawei Lin  val VAddrBits = coreParams.VAddrBits // VAddrBits is Virtual Memory addr bits
28545f497a4Shappy-lx  val AsidLength = coreParams.AsidLength
2862225d46eSJiawei Lin  val AddrBytes = AddrBits / 8 // unused
2872225d46eSJiawei Lin  val DataBits = XLEN
2882225d46eSJiawei Lin  val DataBytes = DataBits / 8
2892225d46eSJiawei Lin  val HasFPU = coreParams.HasFPU
290ad3ba452Szhanglinjuan  val HasCustomCSRCacheOp = coreParams.HasCustomCSRCacheOp
2912225d46eSJiawei Lin  val FetchWidth = coreParams.FetchWidth
2922225d46eSJiawei Lin  val PredictWidth = FetchWidth * (if (HasCExtension) 2 else 1)
2932225d46eSJiawei Lin  val EnableBPU = coreParams.EnableBPU
2942225d46eSJiawei Lin  val EnableBPD = coreParams.EnableBPD // enable backing predictor(like Tage) in BPUStage3
2952225d46eSJiawei Lin  val EnableRAS = coreParams.EnableRAS
2962225d46eSJiawei Lin  val EnableLB = coreParams.EnableLB
2972225d46eSJiawei Lin  val EnableLoop = coreParams.EnableLoop
2982225d46eSJiawei Lin  val EnableSC = coreParams.EnableSC
2992225d46eSJiawei Lin  val EnbaleTlbDebug = coreParams.EnbaleTlbDebug
3002225d46eSJiawei Lin  val HistoryLength = coreParams.HistoryLength
30186d9c530SLingrui98  val EnableGHistDiff = coreParams.EnableGHistDiff
302edc18578SLingrui98  val UbtbGHRLength = 4
303b37e4b45SLingrui98  val UbtbSize = coreParams.UbtbSize
304b37e4b45SLingrui98  val FtbSize = coreParams.FtbSize
305b37e4b45SLingrui98  val FtbWays = coreParams.FtbWays
3062225d46eSJiawei Lin  val RasSize = coreParams.RasSize
30716a1cc4bSzoujr
308bf358e08SLingrui98  def getBPDComponents(resp_in: BranchPredictionResp, p: Parameters) = {
309bf358e08SLingrui98    coreParams.branchPredictor(resp_in, p)
31016a1cc4bSzoujr  }
311dd6c0695SLingrui98  val numBr = coreParams.numBr
312dd6c0695SLingrui98  val TageTableInfos = coreParams.TageTableInfos
313dd6c0695SLingrui98
314dd6c0695SLingrui98
315dd6c0695SLingrui98  val BankTageTableInfos = (0 until numBr).map(i =>
316dd6c0695SLingrui98    TageTableInfos.map{ case (s, h, t) => (s/(1 << i), h, t) }
317dd6c0695SLingrui98  )
318e992912cSLingrui98  val TageBanks = coreParams.TageBanks
319dd6c0695SLingrui98  val SCNRows = coreParams.SCNRows
320dd6c0695SLingrui98  val SCCtrBits = coreParams.SCCtrBits
32134ed6fbcSLingrui98  val SCHistLens = coreParams.SCHistLens
32234ed6fbcSLingrui98  val SCNTables = coreParams.SCNTables
323dd6c0695SLingrui98
32434ed6fbcSLingrui98  val SCTableInfos = Seq.fill(SCNTables)((SCNRows, SCCtrBits)) zip SCHistLens map {
32534ed6fbcSLingrui98    case ((n, cb), h) => (n, cb, h)
326dd6c0695SLingrui98  }
327dd6c0695SLingrui98  val ITTageTableInfos = coreParams.ITTageTableInfos
328dd6c0695SLingrui98  type FoldedHistoryInfo = Tuple2[Int, Int]
329dd6c0695SLingrui98  val foldedGHistInfos =
330dd6c0695SLingrui98    (BankTageTableInfos.flatMap(_.map{ case (nRows, h, t) =>
331dd6c0695SLingrui98      if (h > 0)
332dd6c0695SLingrui98        Set((h, min(log2Ceil(nRows), h)), (h, min(h, t)), (h, min(h, t-1)))
333dd6c0695SLingrui98      else
334dd6c0695SLingrui98        Set[FoldedHistoryInfo]()
335dd6c0695SLingrui98    }.reduce(_++_)).toSet ++
33634ed6fbcSLingrui98    SCTableInfos.map{ case (nRows, _, h) =>
337dd6c0695SLingrui98      if (h > 0)
338e992912cSLingrui98        Set((h, min(log2Ceil(nRows/TageBanks), h)))
339dd6c0695SLingrui98      else
340dd6c0695SLingrui98        Set[FoldedHistoryInfo]()
34134ed6fbcSLingrui98    }.reduce(_++_).toSet ++
342dd6c0695SLingrui98    ITTageTableInfos.map{ case (nRows, h, t) =>
343dd6c0695SLingrui98      if (h > 0)
344dd6c0695SLingrui98        Set((h, min(log2Ceil(nRows), h)), (h, min(h, t)), (h, min(h, t-1)))
345dd6c0695SLingrui98      else
346dd6c0695SLingrui98        Set[FoldedHistoryInfo]()
347527dc111SLingrui98    }.reduce(_++_) ++
348527dc111SLingrui98      Set[FoldedHistoryInfo]((UbtbGHRLength, log2Ceil(UbtbSize)))
349527dc111SLingrui98    ).toList
35016a1cc4bSzoujr
3512225d46eSJiawei Lin  val CacheLineSize = coreParams.CacheLineSize
3522225d46eSJiawei Lin  val CacheLineHalfWord = CacheLineSize / 16
3532225d46eSJiawei Lin  val ExtHistoryLength = HistoryLength + 64
3542225d46eSJiawei Lin  val IBufSize = coreParams.IBufSize
3552225d46eSJiawei Lin  val DecodeWidth = coreParams.DecodeWidth
3562225d46eSJiawei Lin  val RenameWidth = coreParams.RenameWidth
3572225d46eSJiawei Lin  val CommitWidth = coreParams.CommitWidth
3582225d46eSJiawei Lin  val FtqSize = coreParams.FtqSize
3592225d46eSJiawei Lin  val IssQueSize = coreParams.IssQueSize
3602225d46eSJiawei Lin  val EnableLoadFastWakeUp = coreParams.EnableLoadFastWakeUp
3612225d46eSJiawei Lin  val NRPhyRegs = coreParams.NRPhyRegs
3622225d46eSJiawei Lin  val PhyRegIdxWidth = log2Up(NRPhyRegs)
3639aca92b9SYinan Xu  val RobSize = coreParams.RobSize
36470224bf6SYinan Xu  val IntRefCounterWidth = log2Ceil(RobSize)
3652225d46eSJiawei Lin  val LoadQueueSize = coreParams.LoadQueueSize
3662225d46eSJiawei Lin  val StoreQueueSize = coreParams.StoreQueueSize
3672225d46eSJiawei Lin  val dpParams = coreParams.dpParams
3682225d46eSJiawei Lin  val exuParameters = coreParams.exuParameters
3692225d46eSJiawei Lin  val NRMemReadPorts = exuParameters.LduCnt + 2 * exuParameters.StuCnt
370acd4a4e3SYinan Xu  val NRIntReadPorts = 2 * exuParameters.AluCnt + NRMemReadPorts
371acd4a4e3SYinan Xu  val NRIntWritePorts = exuParameters.AluCnt + exuParameters.MduCnt + exuParameters.LduCnt
372acd4a4e3SYinan Xu  val NRFpReadPorts = 3 * exuParameters.FmacCnt + exuParameters.StuCnt
373acd4a4e3SYinan Xu  val NRFpWritePorts = exuParameters.FpExuCnt + exuParameters.LduCnt
3742225d46eSJiawei Lin  val LoadPipelineWidth = coreParams.LoadPipelineWidth
3752225d46eSJiawei Lin  val StorePipelineWidth = coreParams.StorePipelineWidth
3762225d46eSJiawei Lin  val StoreBufferSize = coreParams.StoreBufferSize
37705f23f57SWilliam Wang  val StoreBufferThreshold = coreParams.StoreBufferThreshold
37864886eefSWilliam Wang  val EnableLoadToLoadForward = coreParams.EnableLoadToLoadForward
3793db2cf75SWilliam Wang  val EnableFastForward = coreParams.EnableFastForward
38067682d05SWilliam Wang  val EnableLdVioCheckAfterReset = coreParams.EnableLdVioCheckAfterReset
381026615fcSWilliam Wang  val EnableSoftPrefetchAfterReset = coreParams.EnableSoftPrefetchAfterReset
382026615fcSWilliam Wang  val EnableCacheErrorAfterReset = coreParams.EnableCacheErrorAfterReset
3832225d46eSJiawei Lin  val RefillSize = coreParams.RefillSize
38445f497a4Shappy-lx  val asidLen = coreParams.MMUAsidLen
385a0301c0dSLemover  val BTLBWidth = coreParams.LoadPipelineWidth + coreParams.StorePipelineWidth
386bf08468cSLemover  val refillBothTlb = coreParams.refillBothTlb
387a0301c0dSLemover  val itlbParams = coreParams.itlbParameters
388a0301c0dSLemover  val ldtlbParams = coreParams.ldtlbParameters
389a0301c0dSLemover  val sttlbParams = coreParams.sttlbParameters
390a0301c0dSLemover  val btlbParams = coreParams.btlbParameters
3915854c1edSLemover  val l2tlbParams = coreParams.l2tlbParameters
3922225d46eSJiawei Lin  val NumPerfCounters = coreParams.NumPerfCounters
3932225d46eSJiawei Lin
394cd365d4cSrvcoresjw  val NumRs = (exuParameters.JmpCnt+1)/2 + (exuParameters.AluCnt+1)/2 + (exuParameters.MulCnt+1)/2 +
395cd365d4cSrvcoresjw              (exuParameters.MduCnt+1)/2 + (exuParameters.FmacCnt+1)/2 +  + (exuParameters.FmiscCnt+1)/2 +
396cd365d4cSrvcoresjw              (exuParameters.FmiscDivSqrtCnt+1)/2 + (exuParameters.LduCnt+1)/2 +
397cd365d4cSrvcoresjw              ((exuParameters.StuCnt+1)/2) + ((exuParameters.StuCnt+1)/2)
398cd365d4cSrvcoresjw
3992225d46eSJiawei Lin  val instBytes = if (HasCExtension) 2 else 4
4002225d46eSJiawei Lin  val instOffsetBits = log2Ceil(instBytes)
4012225d46eSJiawei Lin
40205f23f57SWilliam Wang  val icacheParameters = coreParams.icacheParameters
4034f94c0c6SJiawei Lin  val dcacheParameters = coreParams.dcacheParametersOpt.getOrElse(DCacheParameters())
4042225d46eSJiawei Lin
4052225d46eSJiawei Lin  val LRSCCycles = 100
4062225d46eSJiawei Lin
4072225d46eSJiawei Lin  // cache hierarchy configurations
4082225d46eSJiawei Lin  val l1BusDataWidth = 256
4092225d46eSJiawei Lin
410de169c67SWilliam Wang  // load violation predict
411de169c67SWilliam Wang  val ResetTimeMax2Pow = 20 //1078576
412de169c67SWilliam Wang  val ResetTimeMin2Pow = 10 //1024
413de169c67SWilliam Wang  // wait table parameters
414de169c67SWilliam Wang  val WaitTableSize = 1024
415de169c67SWilliam Wang  val MemPredPCWidth = log2Up(WaitTableSize)
416de169c67SWilliam Wang  val LWTUse2BitCounter = true
417de169c67SWilliam Wang  // store set parameters
418de169c67SWilliam Wang  val SSITSize = WaitTableSize
419de169c67SWilliam Wang  val LFSTSize = 32
420de169c67SWilliam Wang  val SSIDWidth = log2Up(LFSTSize)
421de169c67SWilliam Wang  val LFSTWidth = 4
422de169c67SWilliam Wang  val StoreSetEnable = true // LWT will be disabled if SS is enabled
4232225d46eSJiawei Lin
4242225d46eSJiawei Lin  val loadExuConfigs = coreParams.loadExuConfigs
4252225d46eSJiawei Lin  val storeExuConfigs = coreParams.storeExuConfigs
4262225d46eSJiawei Lin
4272225d46eSJiawei Lin  val intExuConfigs = coreParams.intExuConfigs
4282225d46eSJiawei Lin
4292225d46eSJiawei Lin  val fpExuConfigs = coreParams.fpExuConfigs
4302225d46eSJiawei Lin
4312225d46eSJiawei Lin  val exuConfigs = coreParams.exuConfigs
4329d5a2027SYinan Xu
433cd365d4cSrvcoresjw  val PCntIncrStep: Int = 6
434cd365d4cSrvcoresjw  val numPCntHc: Int = 25
435cd365d4cSrvcoresjw  val numPCntPtw: Int = 19
436cd365d4cSrvcoresjw
437cd365d4cSrvcoresjw  val numCSRPCntFrontend = 8
438cd365d4cSrvcoresjw  val numCSRPCntCtrl     = 8
439cd365d4cSrvcoresjw  val numCSRPCntLsu      = 8
440cd365d4cSrvcoresjw  val numCSRPCntHc       = 5
4412225d46eSJiawei Lin}
442