xref: /XiangShan/src/main/scala/xiangshan/Parameters.scala (revision 2aa3a76140dbd5875aa34625a2e1495c0cd33d92)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
172225d46eSJiawei Linpackage xiangshan
182225d46eSJiawei Lin
198891a219SYinan Xuimport org.chipsalliance.cde.config.{Field, Parameters}
202225d46eSJiawei Linimport chisel3._
212225d46eSJiawei Linimport chisel3.util._
2298c71602SJiawei Linimport huancun._
233b739f49SXuan Huimport system.SoCParamsKey
24730cfbc0SXuan Huimport xiangshan.backend.datapath.RdConfig._
25730cfbc0SXuan Huimport xiangshan.backend.datapath.WbConfig._
263b739f49SXuan Huimport xiangshan.backend.dispatch.DispatchParameters
27730cfbc0SXuan Huimport xiangshan.backend.exu.ExeUnitParams
28730cfbc0SXuan Huimport xiangshan.backend.fu.FuConfig._
2960f0c5aeSxiaofeibaoimport xiangshan.backend.issue.{IntScheduler, IssueBlockParams, MemScheduler, SchdBlockParams, SchedulerType, VfScheduler, FpScheduler}
30*2aa3a761Ssinsanctionimport xiangshan.backend.regfile._
31730cfbc0SXuan Huimport xiangshan.backend.BackendParams
323b739f49SXuan Huimport xiangshan.cache.DCacheParameters
33a1ea7f76SJiawei Linimport xiangshan.cache.prefetch._
34a1ea7f76SJiawei Linimport xiangshan.frontend.{BasePredictor, BranchPredictionResp, FTB, FakePredictor, RAS, Tage, ITTage, Tage_SC, FauFTB}
3560f966c8SGuokai Chenimport xiangshan.frontend.icache.ICacheParameters
363b739f49SXuan Huimport xiangshan.cache.mmu.{L2TLBParameters, TLBParameters}
373b739f49SXuan Huimport xiangshan.frontend._
383b739f49SXuan Huimport xiangshan.frontend.icache.ICacheParameters
393b739f49SXuan Hu
40d4aca96cSlqreimport freechips.rocketchip.diplomacy.AddressSet
41f57f7f2aSYangyu Chenimport freechips.rocketchip.tile.MaxHartIdBits
422f30d658SYinan Xuimport system.SoCParamsKey
4398c71602SJiawei Linimport huancun._
4498c71602SJiawei Linimport huancun.debug._
4504665835SMaxpicca-Liimport xiangshan.cache.wpu.WPUParameters
4615ee59e4Swakafaimport coupledL2._
47bf35baadSXuan Huimport xiangshan.backend.datapath.WakeUpConfig
48289fc2f9SLinJiaweiimport xiangshan.mem.prefetch.{PrefetcherParams, SMSParams}
49289fc2f9SLinJiawei
50dd6c0695SLingrui98import scala.math.min
5134ab1ae9SJiawei Lin
5234ab1ae9SJiawei Lincase object XSTileKey extends Field[Seq[XSCoreParameters]]
5334ab1ae9SJiawei Lin
542225d46eSJiawei Lincase object XSCoreParamsKey extends Field[XSCoreParameters]
552225d46eSJiawei Lin
562225d46eSJiawei Lincase class XSCoreParameters
572225d46eSJiawei Lin(
582225d46eSJiawei Lin  HasPrefetch: Boolean = false,
592225d46eSJiawei Lin  HartId: Int = 0,
602225d46eSJiawei Lin  XLEN: Int = 64,
61deb6421eSHaojin Tang  VLEN: Int = 128,
62a8db15d8Sfdy  ELEN: Int = 64,
63d0de7e4aSpeixiaokun  HSXLEN: Int = 64,
642225d46eSJiawei Lin  HasMExtension: Boolean = true,
652225d46eSJiawei Lin  HasCExtension: Boolean = true,
66d0de7e4aSpeixiaokun  HasHExtension: Boolean = true,
672225d46eSJiawei Lin  HasDiv: Boolean = true,
682225d46eSJiawei Lin  HasICache: Boolean = true,
692225d46eSJiawei Lin  HasDCache: Boolean = true,
702225d46eSJiawei Lin  AddrBits: Int = 64,
712225d46eSJiawei Lin  VAddrBits: Int = 39,
72d61cd5eeSpeixiaokun  GPAddrBits: Int = 41,
732225d46eSJiawei Lin  HasFPU: Boolean = true,
7435d1557aSZiyue Zhang  HasVPU: Boolean = true,
75ad3ba452Szhanglinjuan  HasCustomCSRCacheOp: Boolean = true,
762225d46eSJiawei Lin  FetchWidth: Int = 8,
7745f497a4Shappy-lx  AsidLength: Int = 16,
78d0de7e4aSpeixiaokun  VmidLength: Int = 14,
792225d46eSJiawei Lin  EnableBPU: Boolean = true,
802225d46eSJiawei Lin  EnableBPD: Boolean = true,
812225d46eSJiawei Lin  EnableRAS: Boolean = true,
822225d46eSJiawei Lin  EnableLB: Boolean = false,
832225d46eSJiawei Lin  EnableLoop: Boolean = true,
84e0f3968cSzoujr  EnableSC: Boolean = true,
852225d46eSJiawei Lin  EnbaleTlbDebug: Boolean = false,
86918d87f2SsinceforYy  EnableClockGate: Boolean = true,
872225d46eSJiawei Lin  EnableJal: Boolean = false,
8811d0c81dSLingrui98  EnableFauFTB: Boolean = true,
89f2aabf0dSLingrui98  UbtbGHRLength: Int = 4,
90c7fabd05SSteve Gou  // HistoryLength: Int = 512,
912f7b35ceSLingrui98  EnableGHistDiff: Boolean = true,
92ab0200c8SEaston Man  EnableCommitGHistDiff: Boolean = true,
93edc18578SLingrui98  UbtbSize: Int = 256,
94b37e4b45SLingrui98  FtbSize: Int = 2048,
950b8e1fd0SGuokai Chen  RasSize: Int = 16,
960b8e1fd0SGuokai Chen  RasSpecSize: Int = 32,
9777bef50aSGuokai Chen  RasCtrSize: Int = 3,
982225d46eSJiawei Lin  CacheLineSize: Int = 512,
99b37e4b45SLingrui98  FtbWays: Int = 4,
100dd6c0695SLingrui98  TageTableInfos: Seq[Tuple3[Int,Int,Int]] =
101dd6c0695SLingrui98  //       Sets  Hist   Tag
10251e26c03SLingrui98    Seq(( 4096,    8,    8),
10351e26c03SLingrui98        ( 4096,   13,    8),
10451e26c03SLingrui98        ( 4096,   32,    8),
10551e26c03SLingrui98        ( 4096,  119,    8)),
106dd6c0695SLingrui98  ITTageTableInfos: Seq[Tuple3[Int,Int,Int]] =
107dd6c0695SLingrui98  //      Sets  Hist   Tag
10803c81005SLingrui98    Seq(( 256,    4,    9),
109527dc111SLingrui98        ( 256,    8,    9),
1103581d7d3SLingrui98        ( 512,   13,    9),
111527dc111SLingrui98        ( 512,   16,    9),
112f2aabf0dSLingrui98        ( 512,   32,    9)),
11382dc6ff8SLingrui98  SCNRows: Int = 512,
11482dc6ff8SLingrui98  SCNTables: Int = 4,
115dd6c0695SLingrui98  SCCtrBits: Int = 6,
11682dc6ff8SLingrui98  SCHistLens: Seq[Int] = Seq(0, 4, 10, 16),
117dd6c0695SLingrui98  numBr: Int = 2,
118dc5a9185SEaston Man  branchPredictor: (BranchPredictionResp, Parameters) => Tuple2[Seq[BasePredictor], BranchPredictionResp] =
119dc5a9185SEaston Man  (resp_in: BranchPredictionResp, p: Parameters) => {
12016a1cc4bSzoujr    val ftb = Module(new FTB()(p))
121dc5a9185SEaston Man    val uftb = Module(new FauFTB()(p))
122bf358e08SLingrui98    val tage = Module(new Tage_SC()(p))
1234cd08aa8SLingrui98    val ras = Module(new RAS()(p))
12460f966c8SGuokai Chen    val ittage = Module(new ITTage()(p))
125dc5a9185SEaston Man    val preds = Seq(uftb, tage, ftb, ittage, ras)
12616a1cc4bSzoujr    preds.map(_.io := DontCare)
12716a1cc4bSzoujr
128dc5a9185SEaston Man    uftb.io.in.bits.resp_in(0) := resp_in
129dc5a9185SEaston Man    tage.io.in.bits.resp_in(0) := uftb.io.out
130c2d1ec7dSLingrui98    ftb.io.in.bits.resp_in(0) := tage.io.out
131c2d1ec7dSLingrui98    ittage.io.in.bits.resp_in(0) := ftb.io.out
132c2d1ec7dSLingrui98    ras.io.in.bits.resp_in(0) := ittage.io.out
13316a1cc4bSzoujr
134c2d1ec7dSLingrui98    (preds, ras.io.out)
135dc5a9185SEaston Man  },
136c157cf71SGuokai Chen  ICacheECCForceError: Boolean = false,
1372225d46eSJiawei Lin  IBufSize: Int = 48,
13844c9c1deSEaston Man  IBufNBank: Int = 6, // IBuffer bank amount, should divide IBufSize
1392225d46eSJiawei Lin  DecodeWidth: Int = 6,
1402225d46eSJiawei Lin  RenameWidth: Int = 6,
141780712aaSxiaofeibao-xjtu  CommitWidth: Int = 8,
142780712aaSxiaofeibao-xjtu  RobCommitWidth: Int = 8,
143780712aaSxiaofeibao-xjtu  RabCommitWidth: Int = 6,
14465df1368Sczw  MaxUopSize: Int = 65,
145fa7f2c26STang Haojin  EnableRenameSnapshot: Boolean = true,
146fa7f2c26STang Haojin  RenameSnapshotNum: Int = 4,
1475df4db2aSLingrui98  FtqSize: Int = 64,
1482225d46eSJiawei Lin  EnableLoadFastWakeUp: Boolean = true, // NOTE: not supported now, make it false
149a8db15d8Sfdy  IntLogicRegs: Int = 32,
150f2ea741cSzhanglinjuan  FpLogicRegs: Int = 32 + 1 + 1, // 1: I2F, 1: stride
151189ec863SzhanglyGit  VecLogicRegs: Int = 32 + 1 + 15, // 15: tmp, 1: vconfig
152189ec863SzhanglyGit  VCONFIG_IDX: Int = 32,
1537154d65eSYinan Xu  NRPhyRegs: Int = 192,
1548ff9f385SHaojin Tang  VirtualLoadQueueSize: Int = 72,
1558ff9f385SHaojin Tang  LoadQueueRARSize: Int = 72,
156e4f69d78Ssfencevma  LoadQueueRAWSize: Int = 64, // NOTE: make sure that LoadQueueRAWSize is power of 2.
157e4f69d78Ssfencevma  RollbackGroupSize: Int = 8,
15844cbc983Ssfencevma  LoadQueueReplaySize: Int = 72,
159e4f69d78Ssfencevma  LoadUncacheBufferSize: Int = 20,
160e4f69d78Ssfencevma  LoadQueueNWriteBanks: Int = 8, // NOTE: make sure that LoadQueueRARSize/LoadQueueRAWSize is divided by LoadQueueNWriteBanks
1612b4e8253SYinan Xu  StoreQueueSize: Int = 64,
162e4f69d78Ssfencevma  StoreQueueNWriteBanks: Int = 8, // NOTE: make sure that StoreQueueSize is divided by StoreQueueNWriteBanks
163e4f69d78Ssfencevma  StoreQueueForwardWithMask: Boolean = true,
164cea88ff8SWilliam Wang  VlsQueueSize: Int = 8,
1651f35da39Sxiaofeibao-xjtu  RobSize: Int = 160,
166a8db15d8Sfdy  RabSize: Int = 256,
1674c7680e0SXuan Hu  VTypeBufferSize: Int = 64, // used to reorder vtype
1681f35da39Sxiaofeibao-xjtu  IssueQueueSize: Int = 24,
16928607074Ssinsanction  IssueQueueCompEntrySize: Int = 16,
1702225d46eSJiawei Lin  dpParams: DispatchParameters = DispatchParameters(
1712225d46eSJiawei Lin    IntDqSize = 16,
1722225d46eSJiawei Lin    FpDqSize = 16,
173b1a9bf2eSXuan Hu    LsDqSize = 18,
174ff3fcdf1Sxiaofeibao-xjtu    IntDqDeqWidth = 8,
1753b739f49SXuan Hu    FpDqDeqWidth = 6,
17660f0c5aeSxiaofeibao    VecDqDeqWidth = 6,
1773b739f49SXuan Hu    LsDqDeqWidth = 6,
1782225d46eSJiawei Lin  ),
1793b739f49SXuan Hu  intPreg: PregParams = IntPregParams(
1806f7be84aSXuan Hu    numEntries = 224,
18139c59369SXuan Hu    numRead = None,
18239c59369SXuan Hu    numWrite = None,
1832225d46eSJiawei Lin  ),
18460f0c5aeSxiaofeibao  fpPreg: PregParams = FpPregParams(
18539c59369SXuan Hu    numEntries = 192,
186fc605fcfSsinsanction    numRead = None,
18739c59369SXuan Hu    numWrite = None,
1883b739f49SXuan Hu  ),
18960f0c5aeSxiaofeibao  vfPreg: VfPregParams = VfPregParams(
19060f0c5aeSxiaofeibao    numEntries = 128,
19160f0c5aeSxiaofeibao    numRead = None,
19260f0c5aeSxiaofeibao    numWrite = None,
19360f0c5aeSxiaofeibao  ),
194*2aa3a761Ssinsanction  v0Preg: V0PregParams = V0PregParams(
195*2aa3a761Ssinsanction    numEntries = 22,
196*2aa3a761Ssinsanction    numRead = None,
197*2aa3a761Ssinsanction    numWrite = None,
198*2aa3a761Ssinsanction  ),
199*2aa3a761Ssinsanction  vlPreg: VlPregParams = VlPregParams(
200*2aa3a761Ssinsanction    numEntries = 32,
201*2aa3a761Ssinsanction    numRead = None,
202*2aa3a761Ssinsanction    numWrite = None,
203*2aa3a761Ssinsanction  ),
204289fc2f9SLinJiawei  prefetcher: Option[PrefetcherParams] = Some(SMSParams()),
205a81cda24Ssfencevma  LoadPipelineWidth: Int = 3,
2062142592bSxiaofeibao-xjtu  StorePipelineWidth: Int = 2,
207f48d8a28Slwd  VecLoadPipelineWidth: Int = 1,
208f48d8a28Slwd  VecStorePipelineWidth: Int = 1,
209cea88ff8SWilliam Wang  VecMemSrcInWidth: Int = 2,
210cea88ff8SWilliam Wang  VecMemInstWbWidth: Int = 1,
211cea88ff8SWilliam Wang  VecMemDispatchWidth: Int = 1,
2123ea758f9SAnzo  VecMemDispatchMaxNumber: Int = 16,
2132225d46eSJiawei Lin  StoreBufferSize: Int = 16,
21405f23f57SWilliam Wang  StoreBufferThreshold: Int = 7,
21546f74b57SHaojin Tang  EnsbufferWidth: Int = 2,
216ec49b127Ssinsanction  LoadDependencyWidth: Int = 2,
21720a5248fSzhanglinjuan  // ============ VLSU ============
218b2d6d8e7Sgood-circle  VlMergeBufferSize: Int = 16,
219b2d6d8e7Sgood-circle  VsMergeBufferSize: Int = 16,
220f48d8a28Slwd  UopWritebackWidth: Int = 1,
221f48d8a28Slwd  VLUopWritebackWidth: Int = 1,
222627be78bSgood-circle  VSUopWritebackWidth: Int = 1,
22326af847eSgood-circle  SplitBufferSize: Int = 8,
22488884326Sweiding liu  VSegmentBufferSize: Int = 8,
22520a5248fSzhanglinjuan  // ==============================
22637225120Ssfencevma  UncacheBufferSize: Int = 4,
227cd2ff98bShappy-lx  EnableLoadToLoadForward: Boolean = false,
22814a67055Ssfencevma  EnableFastForward: Boolean = true,
229beabc72dSWilliam Wang  EnableLdVioCheckAfterReset: Boolean = true,
230026615fcSWilliam Wang  EnableSoftPrefetchAfterReset: Boolean = true,
231026615fcSWilliam Wang  EnableCacheErrorAfterReset: Boolean = true,
2326786cfb7SWilliam Wang  EnableAccurateLoadError: Boolean = true,
233e32bafbaSbugGenerator  EnableUncacheWriteOutstanding: Boolean = false,
2340d32f713Shappy-lx  EnableStorePrefetchAtIssue: Boolean = false,
2350d32f713Shappy-lx  EnableStorePrefetchAtCommit: Boolean = false,
2360d32f713Shappy-lx  EnableAtCommitMissTrigger: Boolean = true,
2370d32f713Shappy-lx  EnableStorePrefetchSMS: Boolean = false,
2380d32f713Shappy-lx  EnableStorePrefetchSPB: Boolean = false,
23945f497a4Shappy-lx  MMUAsidLen: Int = 16, // max is 16, 0 is not supported now
240d0de7e4aSpeixiaokun  MMUVmidLen: Int = 14,
24162dfd6c3Shappy-lx  ReSelectLen: Int = 7, // load replay queue replay select counter len
24204665835SMaxpicca-Li  iwpuParameters: WPUParameters = WPUParameters(
24304665835SMaxpicca-Li    enWPU = false,
24404665835SMaxpicca-Li    algoName = "mmru",
24504665835SMaxpicca-Li    isICache = true,
24604665835SMaxpicca-Li  ),
24704665835SMaxpicca-Li  dwpuParameters: WPUParameters = WPUParameters(
24804665835SMaxpicca-Li    enWPU = false,
24904665835SMaxpicca-Li    algoName = "mmru",
25004665835SMaxpicca-Li    enCfPred = false,
25104665835SMaxpicca-Li    isICache = false,
25204665835SMaxpicca-Li  ),
253a0301c0dSLemover  itlbParameters: TLBParameters = TLBParameters(
254a0301c0dSLemover    name = "itlb",
255a0301c0dSLemover    fetchi = true,
256a0301c0dSLemover    useDmode = false,
257f9ac118cSHaoyuan Feng    NWays = 48,
258a0301c0dSLemover  ),
25934f9624dSguohongyu  itlbPortNum: Int = 2 + ICacheParameters().prefetchPipeNum + 1,
26034f9624dSguohongyu  ipmpPortNum: Int = 2 + ICacheParameters().prefetchPipeNum + 1,
261a0301c0dSLemover  ldtlbParameters: TLBParameters = TLBParameters(
262a0301c0dSLemover    name = "ldtlb",
263f9ac118cSHaoyuan Feng    NWays = 48,
26453b8f1a7SLemover    outReplace = false,
2655b7ef044SLemover    partialStaticPMP = true,
266f1fe8698SLemover    outsideRecvFlush = true,
26726af847eSgood-circle    saveLevel = true,
26826af847eSgood-circle    lgMaxSize = 4
269a0301c0dSLemover  ),
270a0301c0dSLemover  sttlbParameters: TLBParameters = TLBParameters(
271a0301c0dSLemover    name = "sttlb",
272f9ac118cSHaoyuan Feng    NWays = 48,
27353b8f1a7SLemover    outReplace = false,
2745b7ef044SLemover    partialStaticPMP = true,
275f1fe8698SLemover    outsideRecvFlush = true,
27626af847eSgood-circle    saveLevel = true,
27726af847eSgood-circle    lgMaxSize = 4
278a0301c0dSLemover  ),
2798f1fa9b1Ssfencevma  hytlbParameters: TLBParameters = TLBParameters(
2808f1fa9b1Ssfencevma    name = "hytlb",
281531c40faSsinceforYy    NWays = 48,
282531c40faSsinceforYy    outReplace = false,
2838f1fa9b1Ssfencevma    partialStaticPMP = true,
2848f1fa9b1Ssfencevma    outsideRecvFlush = true,
28526af847eSgood-circle    saveLevel = true,
28626af847eSgood-circle    lgMaxSize = 4
2878f1fa9b1Ssfencevma  ),
288c8309e8aSHaoyuan Feng  pftlbParameters: TLBParameters = TLBParameters(
289c8309e8aSHaoyuan Feng    name = "pftlb",
290f9ac118cSHaoyuan Feng    NWays = 48,
291c8309e8aSHaoyuan Feng    outReplace = false,
292c8309e8aSHaoyuan Feng    partialStaticPMP = true,
293c8309e8aSHaoyuan Feng    outsideRecvFlush = true,
29426af847eSgood-circle    saveLevel = true,
29526af847eSgood-circle    lgMaxSize = 4
296c8309e8aSHaoyuan Feng  ),
297aee6a6d1SYanqin Li  l2ToL1tlbParameters: TLBParameters = TLBParameters(
298aee6a6d1SYanqin Li    name = "l2tlb",
299aee6a6d1SYanqin Li    NWays = 48,
300aee6a6d1SYanqin Li    outReplace = false,
301aee6a6d1SYanqin Li    partialStaticPMP = true,
302aee6a6d1SYanqin Li    outsideRecvFlush = true,
303aee6a6d1SYanqin Li    saveLevel = true
304aee6a6d1SYanqin Li  ),
305bf08468cSLemover  refillBothTlb: Boolean = false,
306a0301c0dSLemover  btlbParameters: TLBParameters = TLBParameters(
307a0301c0dSLemover    name = "btlb",
308f9ac118cSHaoyuan Feng    NWays = 48,
309a0301c0dSLemover  ),
3105854c1edSLemover  l2tlbParameters: L2TLBParameters = L2TLBParameters(),
3112225d46eSJiawei Lin  NumPerfCounters: Int = 16,
31205f23f57SWilliam Wang  icacheParameters: ICacheParameters = ICacheParameters(
31305f23f57SWilliam Wang    tagECC = Some("parity"),
31405f23f57SWilliam Wang    dataECC = Some("parity"),
31505f23f57SWilliam Wang    replacer = Some("setplru"),
3161d8f4dcbSJay    nMissEntries = 2,
3177052722fSJay    nProbeEntries = 2,
318cb93f2f2Sguohongyu    nPrefetchEntries = 12,
3199bba777eSssszwic    nPrefBufferEntries = 32,
32005f23f57SWilliam Wang  ),
3214f94c0c6SJiawei Lin  dcacheParametersOpt: Option[DCacheParameters] = Some(DCacheParameters(
32205f23f57SWilliam Wang    tagECC = Some("secded"),
32305f23f57SWilliam Wang    dataECC = Some("secded"),
32405f23f57SWilliam Wang    replacer = Some("setplru"),
32505f23f57SWilliam Wang    nMissEntries = 16,
326300ded30SWilliam Wang    nProbeEntries = 8,
3270d32f713Shappy-lx    nReleaseEntries = 18,
3280d32f713Shappy-lx    nMaxPrefetchEntry = 6,
3294f94c0c6SJiawei Lin  )),
33015ee59e4Swakafa  L2CacheParamsOpt: Option[L2Param] = Some(L2Param(
331a1ea7f76SJiawei Lin    name = "l2",
332a1ea7f76SJiawei Lin    ways = 8,
333a1ea7f76SJiawei Lin    sets = 1024, // default 512KB L2
3341fb367eaSChen Xi    prefetch = Seq(coupledL2.prefetch.PrefetchReceiverParams(), coupledL2.prefetch.BOPParameters(),
3351fb367eaSChen Xi      coupledL2.prefetch.TPParameters()),
3364f94c0c6SJiawei Lin  )),
337d5be5d19SJiawei Lin  L2NBanks: Int = 1,
338a1ea7f76SJiawei Lin  usePTWRepeater: Boolean = false,
339e0374b1cSHaoyuan Feng  softTLB: Boolean = false, // dpi-c l1tlb debug only
340e0374b1cSHaoyuan Feng  softPTW: Boolean = false, // dpi-c l2tlb debug only
3415afdf73cSHaoyuan Feng  softPTWDelay: Int = 1
3422225d46eSJiawei Lin){
343b52d4755SXuan Hu  def vlWidth = log2Up(VLEN) + 1
344b52d4755SXuan Hu
3456dbb4e08SXuan Hu  /**
3466dbb4e08SXuan Hu   * the minimum element length of vector elements
3476dbb4e08SXuan Hu   */
3486dbb4e08SXuan Hu  val minVecElen: Int = 8
3496dbb4e08SXuan Hu
3506dbb4e08SXuan Hu  /**
3516dbb4e08SXuan Hu   * the maximum number of elements in vector register
3526dbb4e08SXuan Hu   */
3536dbb4e08SXuan Hu  val maxElemPerVreg: Int = VLEN / minVecElen
3546dbb4e08SXuan Hu
355c7fabd05SSteve Gou  val allHistLens = SCHistLens ++ ITTageTableInfos.map(_._2) ++ TageTableInfos.map(_._2) :+ UbtbGHRLength
356c7fabd05SSteve Gou  val HistoryLength = allHistLens.max + numBr * FtqSize + 9 // 256 for the predictor configs now
357c7fabd05SSteve Gou
35839c59369SXuan Hu  val intSchdParams = {
3593b739f49SXuan Hu    implicit val schdType: SchedulerType = IntScheduler()
3603b739f49SXuan Hu    SchdBlockParams(Seq(
3613b739f49SXuan Hu      IssueBlockParams(Seq(
3627556e9bdSxiaofeibao-xjtu        ExeUnitParams("ALU0", Seq(AluCfg, MulCfg, BkuCfg), Seq(IntWB(port = 0, 0)), Seq(Seq(IntRD(0, 0)), Seq(IntRD(1, 0))), true, 2),
363cd41fc89Sxiaofeibao        ExeUnitParams("BJU0", Seq(BrhCfg, JmpCfg), Seq(IntWB(port = 0, 1)), Seq(Seq(IntRD(8, 0)), Seq(IntRD(1, 1))), true, 2),
36428607074Ssinsanction      ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize),
365cde70b38SzhanglyGit      IssueBlockParams(Seq(
3667556e9bdSxiaofeibao-xjtu        ExeUnitParams("ALU1", Seq(AluCfg, MulCfg, BkuCfg), Seq(IntWB(port = 1, 0)), Seq(Seq(IntRD(2, 0)), Seq(IntRD(3, 0))), true, 2),
367cd41fc89Sxiaofeibao        ExeUnitParams("BJU1", Seq(BrhCfg, JmpCfg), Seq(IntWB(port = 1, 1)), Seq(Seq(IntRD(9, 0)), Seq(IntRD(3, 1))), true, 2),
36828607074Ssinsanction      ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize),
3693b739f49SXuan Hu      IssueBlockParams(Seq(
370ff3fcdf1Sxiaofeibao-xjtu        ExeUnitParams("ALU2", Seq(AluCfg), Seq(IntWB(port = 2, 0)), Seq(Seq(IntRD(4, 0)), Seq(IntRD(5, 0))), true, 2),
371b51ac1c2Sxiaofeibao        ExeUnitParams("BJU2", Seq(BrhCfg, JmpCfg, I2fCfg, VSetRiWiCfg, VSetRiWvfCfg, CsrCfg, FenceCfg, I2vCfg), Seq(IntWB(port = 4, 0), FpWB(port = 4, 0), VfWB(1, 1)), Seq(Seq(IntRD(10, 0)), Seq(IntRD(5, 1)))),
37228607074Ssinsanction      ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize),
3733b739f49SXuan Hu      IssueBlockParams(Seq(
374ff3fcdf1Sxiaofeibao-xjtu        ExeUnitParams("ALU3", Seq(AluCfg), Seq(IntWB(port = 3, 0)), Seq(Seq(IntRD(6, 0)), Seq(IntRD(7, 0))), true, 2),
375cd41fc89Sxiaofeibao        ExeUnitParams("BJU3", Seq(DivCfg), Seq(IntWB(port = 4, 1)), Seq(Seq(IntRD(11, 0)), Seq(IntRD(7, 1)))),
37628607074Ssinsanction      ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize),
3773b739f49SXuan Hu    ),
3783b739f49SXuan Hu      numPregs = intPreg.numEntries,
3793b739f49SXuan Hu      numDeqOutside = 0,
3803b739f49SXuan Hu      schdType = schdType,
3813b739f49SXuan Hu      rfDataWidth = intPreg.dataCfg.dataWidth,
3823b739f49SXuan Hu      numUopIn = dpParams.IntDqDeqWidth,
3833b739f49SXuan Hu    )
3843b739f49SXuan Hu  }
38560f0c5aeSxiaofeibao
38660f0c5aeSxiaofeibao  val fpSchdParams = {
38760f0c5aeSxiaofeibao    implicit val schdType: SchedulerType = FpScheduler()
38860f0c5aeSxiaofeibao    SchdBlockParams(Seq(
38960f0c5aeSxiaofeibao      IssueBlockParams(Seq(
39042b2c769Sxiaofeibao        ExeUnitParams("FEX0", Seq(FaluCfg, FcvtCfg, F2vCfg, FmacCfg), Seq(FpWB(port = 0, 0), IntWB(port = 0, 2), VfWB(port = 1, 0)), Seq(Seq(FpRD(0, 0)), Seq(FpRD(1, 0)), Seq(FpRD(2, 0)))),
39142b2c769Sxiaofeibao      ), numEntries = 18, numEnq = 2, numComp = 16),
39260f0c5aeSxiaofeibao      IssueBlockParams(Seq(
39342b2c769Sxiaofeibao        ExeUnitParams("FEX1", Seq(FaluCfg, FmacCfg), Seq(FpWB(port = 1, 0), IntWB(port = 1, 2)), Seq(Seq(FpRD(3, 0)), Seq(FpRD(4, 0)), Seq(FpRD(5, 0)))),
39442b2c769Sxiaofeibao      ), numEntries = 18, numEnq = 2, numComp = 16),
39560f0c5aeSxiaofeibao      IssueBlockParams(Seq(
39642b2c769Sxiaofeibao        ExeUnitParams("FEX2", Seq(FaluCfg, FmacCfg), Seq(FpWB(port = 2, 0), IntWB(port = 2, 2)), Seq(Seq(FpRD(6, 0)), Seq(FpRD(7, 0)), Seq(FpRD(8, 0)))),
39742b2c769Sxiaofeibao      ), numEntries = 18, numEnq = 2, numComp = 16),
39842b2c769Sxiaofeibao      IssueBlockParams(Seq(
39942b2c769Sxiaofeibao        ExeUnitParams("FEX3", Seq(FaluCfg, FmacCfg), Seq(FpWB(port = 3, 0), IntWB(port = 3, 2)), Seq(Seq(FpRD(9, 0)), Seq(FpRD(10, 0)), Seq(FpRD(11, 0)))),
40042b2c769Sxiaofeibao      ), numEntries = 18, numEnq = 2, numComp = 16),
40142b2c769Sxiaofeibao      IssueBlockParams(Seq(
40242b2c769Sxiaofeibao        ExeUnitParams("FEX4", Seq(FdivCfg), Seq(FpWB(port = 4, 1)), Seq(Seq(FpRD(2, 1)), Seq(FpRD(5, 1)))),
40342b2c769Sxiaofeibao        ExeUnitParams("FEX5", Seq(FdivCfg), Seq(FpWB(port = 3, 1)), Seq(Seq(FpRD(8, 1)), Seq(FpRD(11, 1)))),
404b51ac1c2Sxiaofeibao      ), numEntries = 18, numEnq = 2, numComp = 16),
40560f0c5aeSxiaofeibao    ),
40660f0c5aeSxiaofeibao      numPregs = fpPreg.numEntries,
40760f0c5aeSxiaofeibao      numDeqOutside = 0,
40860f0c5aeSxiaofeibao      schdType = schdType,
40960f0c5aeSxiaofeibao      rfDataWidth = fpPreg.dataCfg.dataWidth,
41060f0c5aeSxiaofeibao      numUopIn = dpParams.VecDqDeqWidth,
41160f0c5aeSxiaofeibao    )
41260f0c5aeSxiaofeibao  }
41360f0c5aeSxiaofeibao
41439c59369SXuan Hu  val vfSchdParams = {
4153b739f49SXuan Hu    implicit val schdType: SchedulerType = VfScheduler()
4163b739f49SXuan Hu    SchdBlockParams(Seq(
4173b739f49SXuan Hu      IssueBlockParams(Seq(
418b51ac1c2Sxiaofeibao        ExeUnitParams("VFEX0", Seq(VfmaCfg, VialuCfg, VimacCfg, VppuCfg), Seq(VfWB(port = 1, 0)), Seq(Seq(VfRD(0, 0)), Seq(VfRD(1, 0)), Seq(VfRD(2, 0)), Seq(VfRD(3, 0)), Seq(VfRD(4, 0)))),
419b51ac1c2Sxiaofeibao        ExeUnitParams("VFEX1", Seq(VfaluCfg, VfcvtCfg, VipuCfg, VSetRvfWvfCfg), Seq(VfWB(port = 2, 0), IntWB(port = 1, 1), FpWB(port = 0, 1)), Seq(Seq(VfRD(5, 0)), Seq(VfRD(6, 0)), Seq(VfRD(7, 0)), Seq(VfRD(8, 0)), Seq(VfRD(9, 0)))),
420b51ac1c2Sxiaofeibao      ), numEntries = 16, numEnq = 2, numComp = 14),
4213b739f49SXuan Hu      IssueBlockParams(Seq(
422b51ac1c2Sxiaofeibao        ExeUnitParams("VFEX2", Seq(VfmaCfg, VialuCfg), Seq(VfWB(port = 3, 0)), Seq(Seq(VfRD(7, 1)), Seq(VfRD(8, 1)), Seq(VfRD(9, 1)), Seq(VfRD(5, 1)), Seq(VfRD(6, 1)))),
423b51ac1c2Sxiaofeibao        ExeUnitParams("VFEX3", Seq(VfaluCfg, VfcvtCfg), Seq(VfWB(port = 4, 0), FpWB(port = 1, 1)), Seq(Seq(VfRD(3, 1)), Seq(VfRD(4, 1)), Seq(VfRD(0, 1)), Seq(VfRD(1, 1)), Seq(VfRD(2, 1)))),
424b51ac1c2Sxiaofeibao      ), numEntries = 16, numEnq = 2, numComp = 14),
42524ff38faSsinsanction      IssueBlockParams(Seq(
426b51ac1c2Sxiaofeibao        ExeUnitParams("VFEX4", Seq(VfdivCfg, VidivCfg), Seq(VfWB(port = 5, 0)), Seq(Seq(VfRD(3, 2)), Seq(VfRD(4, 2)), Seq(VfRD(0, 2)), Seq(VfRD(1, 2)), Seq(VfRD(2, 2)))),
427b51ac1c2Sxiaofeibao      ), numEntries = 16, numEnq = 2, numComp = 14),
4283b739f49SXuan Hu    ),
4293b739f49SXuan Hu      numPregs = vfPreg.numEntries,
4303b739f49SXuan Hu      numDeqOutside = 0,
4313b739f49SXuan Hu      schdType = schdType,
4323b739f49SXuan Hu      rfDataWidth = vfPreg.dataCfg.dataWidth,
43360f0c5aeSxiaofeibao      numUopIn = dpParams.VecDqDeqWidth,
4343b739f49SXuan Hu    )
4353b739f49SXuan Hu  }
43639c59369SXuan Hu
43739c59369SXuan Hu  val memSchdParams = {
4383b739f49SXuan Hu    implicit val schdType: SchedulerType = MemScheduler()
4393b739f49SXuan Hu    val rfDataWidth = 64
4402225d46eSJiawei Lin
4413b739f49SXuan Hu    SchdBlockParams(Seq(
4423b739f49SXuan Hu      IssueBlockParams(Seq(
443cd41fc89Sxiaofeibao        ExeUnitParams("STA0", Seq(StaCfg, MouCfg), Seq(FakeIntWB()), Seq(Seq(IntRD(11, 1)))),
444b51ac1c2Sxiaofeibao      ), numEntries = 16, numEnq = 2, numComp = 14),
445b133b458SXuan Hu      IssueBlockParams(Seq(
446cd41fc89Sxiaofeibao        ExeUnitParams("STA1", Seq(StaCfg, MouCfg), Seq(FakeIntWB()), Seq(Seq(IntRD(8, 1)))),
447b51ac1c2Sxiaofeibao      ), numEntries = 16, numEnq = 2, numComp = 14),
448202674aeSHaojin Tang      IssueBlockParams(Seq(
4494c5704c2Sxiaofeibao        ExeUnitParams("LDU0", Seq(LduCfg), Seq(IntWB(5, 0), FpWB(5, 0)), Seq(Seq(IntRD(12, 0))), true, 2),
450b51ac1c2Sxiaofeibao      ), numEntries = 16, numEnq = 2, numComp = 14),
4513b739f49SXuan Hu      IssueBlockParams(Seq(
4524c5704c2Sxiaofeibao        ExeUnitParams("LDU1", Seq(LduCfg), Seq(IntWB(6, 0), FpWB(6, 0)), Seq(Seq(IntRD(13, 0))), true, 2),
453b51ac1c2Sxiaofeibao      ), numEntries = 16, numEnq = 2, numComp = 14),
454e77d3114SHaojin Tang      IssueBlockParams(Seq(
4554c5704c2Sxiaofeibao        ExeUnitParams("LDU2", Seq(LduCfg), Seq(IntWB(7, 0), FpWB(7, 0)), Seq(Seq(IntRD(14, 0))), true, 2),
456b51ac1c2Sxiaofeibao      ), numEntries = 16, numEnq = 2, numComp = 14),
457a81cda24Ssfencevma      IssueBlockParams(Seq(
458985804e6SXuan Hu        ExeUnitParams("VLSU0", Seq(VlduCfg, VstuCfg, VseglduSeg, VsegstuCfg), Seq(VfWB(0, 0)), Seq(Seq(VfRD(10, 0)), Seq(VfRD(11, 0)), Seq(VfRD(12, 0)), Seq(VfRD(13, 0)), Seq(VfRD(14, 0)))),
459b51ac1c2Sxiaofeibao      ), numEntries = 16, numEnq = 2, numComp = 14),
460ecfc6f16SXuan Hu      IssueBlockParams(Seq(
46142b2c769Sxiaofeibao        ExeUnitParams("STD0", Seq(StdCfg, MoudCfg), Seq(), Seq(Seq(IntRD(10, 1), FpRD(12, 0)))),
462b51ac1c2Sxiaofeibao      ), numEntries = 16, numEnq = 2, numComp = 14),
46327811ea4SXuan Hu      IssueBlockParams(Seq(
46442b2c769Sxiaofeibao        ExeUnitParams("STD1", Seq(StdCfg, MoudCfg), Seq(), Seq(Seq(IntRD(11, 1), FpRD(13, 0)))),
465b51ac1c2Sxiaofeibao      ), numEntries = 16, numEnq = 2, numComp = 14),
4663b739f49SXuan Hu    ),
467141a6449SXuan Hu      numPregs = intPreg.numEntries max vfPreg.numEntries,
4683b739f49SXuan Hu      numDeqOutside = 0,
4693b739f49SXuan Hu      schdType = schdType,
4703b739f49SXuan Hu      rfDataWidth = rfDataWidth,
4713b739f49SXuan Hu      numUopIn = dpParams.LsDqDeqWidth,
4723b739f49SXuan Hu    )
4733b739f49SXuan Hu  }
4742225d46eSJiawei Lin
475bf35baadSXuan Hu  def PregIdxWidthMax = intPreg.addrWidth max vfPreg.addrWidth
476bf35baadSXuan Hu
477bf35baadSXuan Hu  def iqWakeUpParams = {
478bf35baadSXuan Hu    Seq(
479c0b91ca1SHaojin Tang      WakeUpConfig(
4802142592bSxiaofeibao-xjtu        Seq("ALU0", "ALU1", "ALU2", "ALU3", "LDU0", "LDU1", "LDU2") ->
4812142592bSxiaofeibao-xjtu        Seq("ALU0", "BJU0", "ALU1", "BJU1", "ALU2", "BJU2", "ALU3", "BJU3", "LDU0", "LDU1", "LDU2", "STA0", "STA1", "STD0", "STD1")
482c0b91ca1SHaojin Tang      ),
483b67f36d0Sxiaofeibao-xjtu      WakeUpConfig(
48431c5c732Sxiaofeibao        Seq("FEX0", "FEX1", "FEX2", "FEX3", "LDU0", "LDU1", "LDU2") ->
48531c5c732Sxiaofeibao        Seq("FEX0", "FEX1", "FEX2", "FEX3", "FEX4", "FEX5")
48631c5c732Sxiaofeibao      ),
48731c5c732Sxiaofeibao      WakeUpConfig(
48831c5c732Sxiaofeibao        Seq("FEX0", "FEX1", "FEX2", "FEX3") ->
48931c5c732Sxiaofeibao        Seq("STD0", "STD1")
490c38df446SzhanglyGit      ),
491de111a36Ssinsanction      WakeUpConfig(
49224ff38faSsinsanction        Seq("VFEX0", "VFEX1", "VFEX2", "VFEX3") ->
493b51ac1c2Sxiaofeibao        Seq("VFEX0", "VFEX1", "VFEX2", "VFEX3", "VFEX4")
494b67f36d0Sxiaofeibao-xjtu      ),
495c0b91ca1SHaojin Tang    ).flatten
496bf35baadSXuan Hu  }
497bf35baadSXuan Hu
4985edcc45fSHaojin Tang  def fakeIntPreg = FakeIntPregParams(intPreg.numEntries, intPreg.numRead, intPreg.numWrite)
4995edcc45fSHaojin Tang
5000c7ebb58Sxiaofeibao-xjtu  val backendParams: BackendParams = backend.BackendParams(
501bf35baadSXuan Hu    Map(
5023b739f49SXuan Hu      IntScheduler() -> intSchdParams,
50360f0c5aeSxiaofeibao      FpScheduler() -> fpSchdParams,
5043b739f49SXuan Hu      VfScheduler() -> vfSchdParams,
5053b739f49SXuan Hu      MemScheduler() -> memSchdParams,
506bf35baadSXuan Hu    ),
507bf35baadSXuan Hu    Seq(
5083b739f49SXuan Hu      intPreg,
50960f0c5aeSxiaofeibao      fpPreg,
5103b739f49SXuan Hu      vfPreg,
511*2aa3a761Ssinsanction      v0Preg,
512*2aa3a761Ssinsanction      vlPreg,
5135edcc45fSHaojin Tang      fakeIntPreg
514bf35baadSXuan Hu    ),
515bf35baadSXuan Hu    iqWakeUpParams,
516bf35baadSXuan Hu  )
5172225d46eSJiawei Lin}
5182225d46eSJiawei Lin
5192225d46eSJiawei Lincase object DebugOptionsKey extends Field[DebugOptions]
5202225d46eSJiawei Lin
5212225d46eSJiawei Lincase class DebugOptions
5222225d46eSJiawei Lin(
5231545277aSYinan Xu  FPGAPlatform: Boolean = false,
5249eee369fSKamimiao  ResetGen: Boolean = false,
5251545277aSYinan Xu  EnableDifftest: Boolean = false,
526cbe9a847SYinan Xu  AlwaysBasicDiff: Boolean = true,
5271545277aSYinan Xu  EnableDebug: Boolean = false,
5282225d46eSJiawei Lin  EnablePerfDebug: Boolean = true,
529eb163ef0SHaojin Tang  UseDRAMSim: Boolean = false,
530047e34f9SMaxpicca-Li  EnableConstantin: Boolean = false,
53162129679Swakafa  EnableChiselDB: Boolean = false,
53262129679Swakafa  AlwaysBasicDB: Boolean = true,
533e66fe2b1SZifei Zhang  EnableTopDown: Boolean = false,
534ec9e6512Swakafa  EnableRollingDB: Boolean = false
5352225d46eSJiawei Lin)
5362225d46eSJiawei Lin
5372225d46eSJiawei Lintrait HasXSParameter {
5382225d46eSJiawei Lin
5392225d46eSJiawei Lin  implicit val p: Parameters
5402225d46eSJiawei Lin
541ff74867bSYangyu Chen  def PAddrBits = p(SoCParamsKey).PAddrBits // PAddrBits is Phyical Memory addr bits
5424b40434cSzhanglinjuan  def NodeIDWidth = p(SoCParamsKey).NodeIDWidth // NodeID width among NoC
5432f30d658SYinan Xu
544ff74867bSYangyu Chen  def coreParams = p(XSCoreParamsKey)
545ff74867bSYangyu Chen  def env = p(DebugOptionsKey)
5462225d46eSJiawei Lin
547ff74867bSYangyu Chen  def XLEN = coreParams.XLEN
548ff74867bSYangyu Chen  def VLEN = coreParams.VLEN
549ff74867bSYangyu Chen  def ELEN = coreParams.ELEN
550ff74867bSYangyu Chen  def HSXLEN = coreParams.HSXLEN
5512225d46eSJiawei Lin  val minFLen = 32
5522225d46eSJiawei Lin  val fLen = 64
553ff74867bSYangyu Chen  def hartIdLen = p(MaxHartIdBits)
554ff74867bSYangyu Chen  val xLen = XLEN
5552225d46eSJiawei Lin
556ff74867bSYangyu Chen  def HasMExtension = coreParams.HasMExtension
557ff74867bSYangyu Chen  def HasCExtension = coreParams.HasCExtension
558ff74867bSYangyu Chen  def HasHExtension = coreParams.HasHExtension
559ff74867bSYangyu Chen  def HasDiv = coreParams.HasDiv
560ff74867bSYangyu Chen  def HasIcache = coreParams.HasICache
561ff74867bSYangyu Chen  def HasDcache = coreParams.HasDCache
562ff74867bSYangyu Chen  def AddrBits = coreParams.AddrBits // AddrBits is used in some cases
563ff74867bSYangyu Chen  def GPAddrBits = coreParams.GPAddrBits
564ff74867bSYangyu Chen  def VAddrBits = {
565d0de7e4aSpeixiaokun    if(HasHExtension){
566d0de7e4aSpeixiaokun      coreParams.GPAddrBits
567d0de7e4aSpeixiaokun    }else{
568d0de7e4aSpeixiaokun      coreParams.VAddrBits
569d0de7e4aSpeixiaokun    }
570d0de7e4aSpeixiaokun  } // VAddrBits is Virtual Memory addr bits
571d0de7e4aSpeixiaokun
572ff74867bSYangyu Chen  def AsidLength = coreParams.AsidLength
573ff74867bSYangyu Chen  def VmidLength = coreParams.VmidLength
574ff74867bSYangyu Chen  def ReSelectLen = coreParams.ReSelectLen
575ff74867bSYangyu Chen  def AddrBytes = AddrBits / 8 // unused
576ff74867bSYangyu Chen  def DataBits = XLEN
577ff74867bSYangyu Chen  def DataBytes = DataBits / 8
578ff74867bSYangyu Chen  def VDataBytes = VLEN / 8
579ff74867bSYangyu Chen  def HasFPU = coreParams.HasFPU
580ff74867bSYangyu Chen  def HasVPU = coreParams.HasVPU
581ff74867bSYangyu Chen  def HasCustomCSRCacheOp = coreParams.HasCustomCSRCacheOp
582ff74867bSYangyu Chen  def FetchWidth = coreParams.FetchWidth
583ff74867bSYangyu Chen  def PredictWidth = FetchWidth * (if (HasCExtension) 2 else 1)
584ff74867bSYangyu Chen  def EnableBPU = coreParams.EnableBPU
585ff74867bSYangyu Chen  def EnableBPD = coreParams.EnableBPD // enable backing predictor(like Tage) in BPUStage3
586ff74867bSYangyu Chen  def EnableRAS = coreParams.EnableRAS
587ff74867bSYangyu Chen  def EnableLB = coreParams.EnableLB
588ff74867bSYangyu Chen  def EnableLoop = coreParams.EnableLoop
589ff74867bSYangyu Chen  def EnableSC = coreParams.EnableSC
590ff74867bSYangyu Chen  def EnbaleTlbDebug = coreParams.EnbaleTlbDebug
591ff74867bSYangyu Chen  def HistoryLength = coreParams.HistoryLength
592ff74867bSYangyu Chen  def EnableGHistDiff = coreParams.EnableGHistDiff
593ff74867bSYangyu Chen  def EnableCommitGHistDiff = coreParams.EnableCommitGHistDiff
594ff74867bSYangyu Chen  def EnableClockGate = coreParams.EnableClockGate
595ff74867bSYangyu Chen  def UbtbGHRLength = coreParams.UbtbGHRLength
596ff74867bSYangyu Chen  def UbtbSize = coreParams.UbtbSize
597ff74867bSYangyu Chen  def EnableFauFTB = coreParams.EnableFauFTB
598ff74867bSYangyu Chen  def FtbSize = coreParams.FtbSize
599ff74867bSYangyu Chen  def FtbWays = coreParams.FtbWays
600ff74867bSYangyu Chen  def RasSize = coreParams.RasSize
601ff74867bSYangyu Chen  def RasSpecSize = coreParams.RasSpecSize
602ff74867bSYangyu Chen  def RasCtrSize = coreParams.RasCtrSize
60316a1cc4bSzoujr
604bf358e08SLingrui98  def getBPDComponents(resp_in: BranchPredictionResp, p: Parameters) = {
605bf358e08SLingrui98    coreParams.branchPredictor(resp_in, p)
60616a1cc4bSzoujr  }
607ff74867bSYangyu Chen  def numBr = coreParams.numBr
608ff74867bSYangyu Chen  def TageTableInfos = coreParams.TageTableInfos
609ff74867bSYangyu Chen  def TageBanks = coreParams.numBr
610ff74867bSYangyu Chen  def SCNRows = coreParams.SCNRows
611ff74867bSYangyu Chen  def SCCtrBits = coreParams.SCCtrBits
612ff74867bSYangyu Chen  def SCHistLens = coreParams.SCHistLens
613ff74867bSYangyu Chen  def SCNTables = coreParams.SCNTables
614dd6c0695SLingrui98
615ff74867bSYangyu Chen  def SCTableInfos = Seq.fill(SCNTables)((SCNRows, SCCtrBits)) zip SCHistLens map {
61634ed6fbcSLingrui98    case ((n, cb), h) => (n, cb, h)
617dd6c0695SLingrui98  }
618ff74867bSYangyu Chen  def ITTageTableInfos = coreParams.ITTageTableInfos
619dd6c0695SLingrui98  type FoldedHistoryInfo = Tuple2[Int, Int]
620ff74867bSYangyu Chen  def foldedGHistInfos =
6214813e060SLingrui98    (TageTableInfos.map{ case (nRows, h, t) =>
622dd6c0695SLingrui98      if (h > 0)
6234813e060SLingrui98        Set((h, min(log2Ceil(nRows/numBr), h)), (h, min(h, t)), (h, min(h, t-1)))
624dd6c0695SLingrui98      else
625dd6c0695SLingrui98        Set[FoldedHistoryInfo]()
6264813e060SLingrui98    }.reduce(_++_).toSet ++
62734ed6fbcSLingrui98    SCTableInfos.map{ case (nRows, _, h) =>
628dd6c0695SLingrui98      if (h > 0)
629e992912cSLingrui98        Set((h, min(log2Ceil(nRows/TageBanks), h)))
630dd6c0695SLingrui98      else
631dd6c0695SLingrui98        Set[FoldedHistoryInfo]()
63234ed6fbcSLingrui98    }.reduce(_++_).toSet ++
633dd6c0695SLingrui98    ITTageTableInfos.map{ case (nRows, h, t) =>
634dd6c0695SLingrui98      if (h > 0)
635dd6c0695SLingrui98        Set((h, min(log2Ceil(nRows), h)), (h, min(h, t)), (h, min(h, t-1)))
636dd6c0695SLingrui98      else
637dd6c0695SLingrui98        Set[FoldedHistoryInfo]()
638527dc111SLingrui98    }.reduce(_++_) ++
639527dc111SLingrui98      Set[FoldedHistoryInfo]((UbtbGHRLength, log2Ceil(UbtbSize)))
640527dc111SLingrui98    ).toList
64116a1cc4bSzoujr
642c7fabd05SSteve Gou
643c7fabd05SSteve Gou
644ff74867bSYangyu Chen  def CacheLineSize = coreParams.CacheLineSize
645ff74867bSYangyu Chen  def CacheLineHalfWord = CacheLineSize / 16
646ff74867bSYangyu Chen  def ExtHistoryLength = HistoryLength + 64
647ff74867bSYangyu Chen  def ICacheECCForceError = coreParams.ICacheECCForceError
648ff74867bSYangyu Chen  def IBufSize = coreParams.IBufSize
649ff74867bSYangyu Chen  def IBufNBank = coreParams.IBufNBank
650ff74867bSYangyu Chen  def backendParams: BackendParams = coreParams.backendParams
651ff74867bSYangyu Chen  def DecodeWidth = coreParams.DecodeWidth
652ff74867bSYangyu Chen  def RenameWidth = coreParams.RenameWidth
653ff74867bSYangyu Chen  def CommitWidth = coreParams.CommitWidth
654ff74867bSYangyu Chen  def RobCommitWidth = coreParams.RobCommitWidth
655ff74867bSYangyu Chen  def RabCommitWidth = coreParams.RabCommitWidth
656ff74867bSYangyu Chen  def MaxUopSize = coreParams.MaxUopSize
657ff74867bSYangyu Chen  def EnableRenameSnapshot = coreParams.EnableRenameSnapshot
658ff74867bSYangyu Chen  def RenameSnapshotNum = coreParams.RenameSnapshotNum
659ff74867bSYangyu Chen  def FtqSize = coreParams.FtqSize
660ff74867bSYangyu Chen  def EnableLoadFastWakeUp = coreParams.EnableLoadFastWakeUp
661ff74867bSYangyu Chen  def IntLogicRegs = coreParams.IntLogicRegs
662ff74867bSYangyu Chen  def FpLogicRegs = coreParams.FpLogicRegs
663ff74867bSYangyu Chen  def VecLogicRegs = coreParams.VecLogicRegs
664ff74867bSYangyu Chen  def VCONFIG_IDX = coreParams.VCONFIG_IDX
665ff74867bSYangyu Chen  def IntPhyRegs = coreParams.intPreg.numEntries
66660f0c5aeSxiaofeibao  def FpPhyRegs = coreParams.fpPreg.numEntries
667ff74867bSYangyu Chen  def VfPhyRegs = coreParams.vfPreg.numEntries
668*2aa3a761Ssinsanction  def V0PhyRegs = coreParams.v0Preg.numEntries
669*2aa3a761Ssinsanction  def VlPhyRegs = coreParams.vlPreg.numEntries
670ff74867bSYangyu Chen  def MaxPhyPregs = IntPhyRegs max VfPhyRegs
671ff74867bSYangyu Chen  def PhyRegIdxWidth = log2Up(IntPhyRegs) max log2Up(VfPhyRegs)
672ff74867bSYangyu Chen  def RobSize = coreParams.RobSize
673ff74867bSYangyu Chen  def RabSize = coreParams.RabSize
674ff74867bSYangyu Chen  def VTypeBufferSize = coreParams.VTypeBufferSize
6756dbb4e08SXuan Hu  /**
6766dbb4e08SXuan Hu   * the minimum element length of vector elements
6776dbb4e08SXuan Hu   */
678a4d1b2d1Sgood-circle  def minVecElen: Int = coreParams.minVecElen
6796dbb4e08SXuan Hu
6806dbb4e08SXuan Hu  /**
6816dbb4e08SXuan Hu   * the maximum number of elements in vector register
6826dbb4e08SXuan Hu   */
683a4d1b2d1Sgood-circle  def maxElemPerVreg: Int = coreParams.maxElemPerVreg
6846dbb4e08SXuan Hu
685ff74867bSYangyu Chen  def IntRefCounterWidth = log2Ceil(RobSize)
686ff74867bSYangyu Chen  def LSQEnqWidth = coreParams.dpParams.LsDqDeqWidth
687ff74867bSYangyu Chen  def LSQLdEnqWidth = LSQEnqWidth min backendParams.numLoadDp
688ff74867bSYangyu Chen  def LSQStEnqWidth = LSQEnqWidth min backendParams.numStoreDp
689ff74867bSYangyu Chen  def VirtualLoadQueueSize = coreParams.VirtualLoadQueueSize
690ff74867bSYangyu Chen  def LoadQueueRARSize = coreParams.LoadQueueRARSize
691ff74867bSYangyu Chen  def LoadQueueRAWSize = coreParams.LoadQueueRAWSize
692ff74867bSYangyu Chen  def RollbackGroupSize = coreParams.RollbackGroupSize
693ff74867bSYangyu Chen  def LoadQueueReplaySize = coreParams.LoadQueueReplaySize
694ff74867bSYangyu Chen  def LoadUncacheBufferSize = coreParams.LoadUncacheBufferSize
695ff74867bSYangyu Chen  def LoadQueueNWriteBanks = coreParams.LoadQueueNWriteBanks
696ff74867bSYangyu Chen  def StoreQueueSize = coreParams.StoreQueueSize
697ff74867bSYangyu Chen  def StoreQueueNWriteBanks = coreParams.StoreQueueNWriteBanks
698ff74867bSYangyu Chen  def StoreQueueForwardWithMask = coreParams.StoreQueueForwardWithMask
699ff74867bSYangyu Chen  def VlsQueueSize = coreParams.VlsQueueSize
700ff74867bSYangyu Chen  def dpParams = coreParams.dpParams
7013b739f49SXuan Hu
702351e22f2SXuan Hu  def MemIQSizeMax = backendParams.memSchdParams.get.issueBlockParams.map(_.numEntries).max
703351e22f2SXuan Hu  def IQSizeMax = backendParams.allSchdParams.map(_.issueBlockParams.map(_.numEntries).max).max
704c7d010e5SXuan Hu
705ff74867bSYangyu Chen  def NumRedirect = backendParams.numRedirect
706ff74867bSYangyu Chen  def BackendRedirectNum = NumRedirect + 2 //2: ldReplay + Exception
707ff74867bSYangyu Chen  def FtqRedirectAheadNum = NumRedirect
708ff74867bSYangyu Chen  def LoadPipelineWidth = coreParams.LoadPipelineWidth
709ff74867bSYangyu Chen  def StorePipelineWidth = coreParams.StorePipelineWidth
710ff74867bSYangyu Chen  def VecLoadPipelineWidth = coreParams.VecLoadPipelineWidth
711ff74867bSYangyu Chen  def VecStorePipelineWidth = coreParams.VecStorePipelineWidth
712ff74867bSYangyu Chen  def VecMemSrcInWidth = coreParams.VecMemSrcInWidth
713ff74867bSYangyu Chen  def VecMemInstWbWidth = coreParams.VecMemInstWbWidth
714ff74867bSYangyu Chen  def VecMemDispatchWidth = coreParams.VecMemDispatchWidth
715a4d1b2d1Sgood-circle  def VecMemDispatchMaxNumber = coreParams.VecMemDispatchMaxNumber
716ff74867bSYangyu Chen  def StoreBufferSize = coreParams.StoreBufferSize
717ff74867bSYangyu Chen  def StoreBufferThreshold = coreParams.StoreBufferThreshold
718ff74867bSYangyu Chen  def EnsbufferWidth = coreParams.EnsbufferWidth
719ff74867bSYangyu Chen  def LoadDependencyWidth = coreParams.LoadDependencyWidth
720a4d1b2d1Sgood-circle  def VlMergeBufferSize = coreParams.VlMergeBufferSize
721a4d1b2d1Sgood-circle  def VsMergeBufferSize = coreParams.VsMergeBufferSize
722a4d1b2d1Sgood-circle  def UopWritebackWidth = coreParams.UopWritebackWidth
723a4d1b2d1Sgood-circle  def VLUopWritebackWidth = coreParams.VLUopWritebackWidth
724a4d1b2d1Sgood-circle  def VSUopWritebackWidth = coreParams.VSUopWritebackWidth
725a4d1b2d1Sgood-circle  def SplitBufferSize = coreParams.SplitBufferSize
726a4d1b2d1Sgood-circle  def VSegmentBufferSize = coreParams.VSegmentBufferSize
727ff74867bSYangyu Chen  def UncacheBufferSize = coreParams.UncacheBufferSize
728ff74867bSYangyu Chen  def EnableLoadToLoadForward = coreParams.EnableLoadToLoadForward
729ff74867bSYangyu Chen  def EnableFastForward = coreParams.EnableFastForward
730ff74867bSYangyu Chen  def EnableLdVioCheckAfterReset = coreParams.EnableLdVioCheckAfterReset
731ff74867bSYangyu Chen  def EnableSoftPrefetchAfterReset = coreParams.EnableSoftPrefetchAfterReset
732ff74867bSYangyu Chen  def EnableCacheErrorAfterReset = coreParams.EnableCacheErrorAfterReset
733ff74867bSYangyu Chen  def EnableAccurateLoadError = coreParams.EnableAccurateLoadError
734ff74867bSYangyu Chen  def EnableUncacheWriteOutstanding = coreParams.EnableUncacheWriteOutstanding
735ff74867bSYangyu Chen  def EnableStorePrefetchAtIssue = coreParams.EnableStorePrefetchAtIssue
736ff74867bSYangyu Chen  def EnableStorePrefetchAtCommit = coreParams.EnableStorePrefetchAtCommit
737ff74867bSYangyu Chen  def EnableAtCommitMissTrigger = coreParams.EnableAtCommitMissTrigger
738ff74867bSYangyu Chen  def EnableStorePrefetchSMS = coreParams.EnableStorePrefetchSMS
739ff74867bSYangyu Chen  def EnableStorePrefetchSPB = coreParams.EnableStorePrefetchSPB
7401d260098SXuan Hu  require(LoadPipelineWidth == backendParams.LdExuCnt, "LoadPipelineWidth must be equal exuParameters.LduCnt!")
7411d260098SXuan Hu  require(StorePipelineWidth == backendParams.StaCnt, "StorePipelineWidth must be equal exuParameters.StuCnt!")
742ff74867bSYangyu Chen  def Enable3Load3Store = (LoadPipelineWidth == 3 && StorePipelineWidth == 3)
743ff74867bSYangyu Chen  def asidLen = coreParams.MMUAsidLen
744ff74867bSYangyu Chen  def vmidLen = coreParams.MMUVmidLen
745ff74867bSYangyu Chen  def BTLBWidth = coreParams.LoadPipelineWidth + coreParams.StorePipelineWidth
746ff74867bSYangyu Chen  def refillBothTlb = coreParams.refillBothTlb
747ff74867bSYangyu Chen  def iwpuParam = coreParams.iwpuParameters
748ff74867bSYangyu Chen  def dwpuParam = coreParams.dwpuParameters
749ff74867bSYangyu Chen  def itlbParams = coreParams.itlbParameters
750ff74867bSYangyu Chen  def ldtlbParams = coreParams.ldtlbParameters
751ff74867bSYangyu Chen  def sttlbParams = coreParams.sttlbParameters
752ff74867bSYangyu Chen  def hytlbParams = coreParams.hytlbParameters
753ff74867bSYangyu Chen  def pftlbParams = coreParams.pftlbParameters
754ff74867bSYangyu Chen  def l2ToL1Params = coreParams.l2ToL1tlbParameters
755ff74867bSYangyu Chen  def btlbParams = coreParams.btlbParameters
756ff74867bSYangyu Chen  def l2tlbParams = coreParams.l2tlbParameters
757ff74867bSYangyu Chen  def NumPerfCounters = coreParams.NumPerfCounters
7582225d46eSJiawei Lin
759ff74867bSYangyu Chen  def instBytes = if (HasCExtension) 2 else 4
760ff74867bSYangyu Chen  def instOffsetBits = log2Ceil(instBytes)
7612225d46eSJiawei Lin
762ff74867bSYangyu Chen  def icacheParameters = coreParams.icacheParameters
763ff74867bSYangyu Chen  def dcacheParameters = coreParams.dcacheParametersOpt.getOrElse(DCacheParameters())
7642225d46eSJiawei Lin
765b899def8SWilliam Wang  // dcache block cacheline when lr for LRSCCycles - LRSCBackOff cycles
766b899def8SWilliam Wang  // for constrained LR/SC loop
767ff74867bSYangyu Chen  def LRSCCycles = 64
768b899def8SWilliam Wang  // for lr storm
769ff74867bSYangyu Chen  def LRSCBackOff = 8
7702225d46eSJiawei Lin
7712225d46eSJiawei Lin  // cache hierarchy configurations
772ff74867bSYangyu Chen  def l1BusDataWidth = 256
7732225d46eSJiawei Lin
774de169c67SWilliam Wang  // load violation predict
775ff74867bSYangyu Chen  def ResetTimeMax2Pow = 20 //1078576
776ff74867bSYangyu Chen  def ResetTimeMin2Pow = 10 //1024
777de169c67SWilliam Wang  // wait table parameters
778ff74867bSYangyu Chen  def WaitTableSize = 1024
779ff74867bSYangyu Chen  def MemPredPCWidth = log2Up(WaitTableSize)
780ff74867bSYangyu Chen  def LWTUse2BitCounter = true
781de169c67SWilliam Wang  // store set parameters
782ff74867bSYangyu Chen  def SSITSize = WaitTableSize
783ff74867bSYangyu Chen  def LFSTSize = 32
784ff74867bSYangyu Chen  def SSIDWidth = log2Up(LFSTSize)
785ff74867bSYangyu Chen  def LFSTWidth = 4
786ff74867bSYangyu Chen  def StoreSetEnable = true // LWT will be disabled if SS is enabled
787ff74867bSYangyu Chen  def LFSTEnable = true
788cc4fb544Ssfencevma
789ff74867bSYangyu Chen  def PCntIncrStep: Int = 6
790ff74867bSYangyu Chen  def numPCntHc: Int = 25
791ff74867bSYangyu Chen  def numPCntPtw: Int = 19
792cd365d4cSrvcoresjw
793ff74867bSYangyu Chen  def numCSRPCntFrontend = 8
794ff74867bSYangyu Chen  def numCSRPCntCtrl     = 8
795ff74867bSYangyu Chen  def numCSRPCntLsu      = 8
796ff74867bSYangyu Chen  def numCSRPCntHc       = 5
797ff74867bSYangyu Chen  def printEventCoding   = true
798f7af4c74Schengguanghui
799f7af4c74Schengguanghui  // Parameters for Sdtrig extension
800ff74867bSYangyu Chen  protected def TriggerNum = 4
801ff74867bSYangyu Chen  protected def TriggerChainMaxLength = 2
8022225d46eSJiawei Lin}
803