1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 172225d46eSJiawei Linpackage xiangshan 182225d46eSJiawei Lin 198891a219SYinan Xuimport org.chipsalliance.cde.config.{Field, Parameters} 202225d46eSJiawei Linimport chisel3._ 212225d46eSJiawei Linimport chisel3.util._ 2298c71602SJiawei Linimport huancun._ 233b739f49SXuan Huimport system.SoCParamsKey 24730cfbc0SXuan Huimport xiangshan.backend.datapath.RdConfig._ 25730cfbc0SXuan Huimport xiangshan.backend.datapath.WbConfig._ 263b739f49SXuan Huimport xiangshan.backend.dispatch.DispatchParameters 27730cfbc0SXuan Huimport xiangshan.backend.exu.ExeUnitParams 28730cfbc0SXuan Huimport xiangshan.backend.fu.FuConfig._ 2960f0c5aeSxiaofeibaoimport xiangshan.backend.issue.{IntScheduler, IssueBlockParams, MemScheduler, SchdBlockParams, SchedulerType, VfScheduler, FpScheduler} 3060f0c5aeSxiaofeibaoimport xiangshan.backend.regfile.{IntPregParams, PregParams, VfPregParams, FakeIntPregParams, FpPregParams} 31730cfbc0SXuan Huimport xiangshan.backend.BackendParams 323b739f49SXuan Huimport xiangshan.cache.DCacheParameters 33a1ea7f76SJiawei Linimport xiangshan.cache.prefetch._ 34a1ea7f76SJiawei Linimport xiangshan.frontend.{BasePredictor, BranchPredictionResp, FTB, FakePredictor, RAS, Tage, ITTage, Tage_SC, FauFTB} 3560f966c8SGuokai Chenimport xiangshan.frontend.icache.ICacheParameters 363b739f49SXuan Huimport xiangshan.cache.mmu.{L2TLBParameters, TLBParameters} 373b739f49SXuan Huimport xiangshan.frontend._ 383b739f49SXuan Huimport xiangshan.frontend.icache.ICacheParameters 393b739f49SXuan Hu 40d4aca96cSlqreimport freechips.rocketchip.diplomacy.AddressSet 41f57f7f2aSYangyu Chenimport freechips.rocketchip.tile.MaxHartIdBits 422f30d658SYinan Xuimport system.SoCParamsKey 4398c71602SJiawei Linimport huancun._ 4498c71602SJiawei Linimport huancun.debug._ 4504665835SMaxpicca-Liimport xiangshan.cache.wpu.WPUParameters 4615ee59e4Swakafaimport coupledL2._ 47bf35baadSXuan Huimport xiangshan.backend.datapath.WakeUpConfig 48289fc2f9SLinJiaweiimport xiangshan.mem.prefetch.{PrefetcherParams, SMSParams} 49289fc2f9SLinJiawei 50dd6c0695SLingrui98import scala.math.min 5134ab1ae9SJiawei Lin 5234ab1ae9SJiawei Lincase object XSTileKey extends Field[Seq[XSCoreParameters]] 5334ab1ae9SJiawei Lin 542225d46eSJiawei Lincase object XSCoreParamsKey extends Field[XSCoreParameters] 552225d46eSJiawei Lin 562225d46eSJiawei Lincase class XSCoreParameters 572225d46eSJiawei Lin( 582225d46eSJiawei Lin HasPrefetch: Boolean = false, 592225d46eSJiawei Lin HartId: Int = 0, 602225d46eSJiawei Lin XLEN: Int = 64, 61deb6421eSHaojin Tang VLEN: Int = 128, 62a8db15d8Sfdy ELEN: Int = 64, 63d0de7e4aSpeixiaokun HSXLEN: Int = 64, 642225d46eSJiawei Lin HasMExtension: Boolean = true, 652225d46eSJiawei Lin HasCExtension: Boolean = true, 66d0de7e4aSpeixiaokun HasHExtension: Boolean = true, 672225d46eSJiawei Lin HasDiv: Boolean = true, 682225d46eSJiawei Lin HasICache: Boolean = true, 692225d46eSJiawei Lin HasDCache: Boolean = true, 702225d46eSJiawei Lin AddrBits: Int = 64, 712225d46eSJiawei Lin VAddrBits: Int = 39, 72d61cd5eeSpeixiaokun GPAddrBits: Int = 41, 732225d46eSJiawei Lin HasFPU: Boolean = true, 7435d1557aSZiyue Zhang HasVPU: Boolean = true, 75ad3ba452Szhanglinjuan HasCustomCSRCacheOp: Boolean = true, 762225d46eSJiawei Lin FetchWidth: Int = 8, 7745f497a4Shappy-lx AsidLength: Int = 16, 78d0de7e4aSpeixiaokun VmidLength: Int = 14, 792225d46eSJiawei Lin EnableBPU: Boolean = true, 802225d46eSJiawei Lin EnableBPD: Boolean = true, 812225d46eSJiawei Lin EnableRAS: Boolean = true, 822225d46eSJiawei Lin EnableLB: Boolean = false, 832225d46eSJiawei Lin EnableLoop: Boolean = true, 84e0f3968cSzoujr EnableSC: Boolean = true, 852225d46eSJiawei Lin EnbaleTlbDebug: Boolean = false, 86918d87f2SsinceforYy EnableClockGate: Boolean = true, 872225d46eSJiawei Lin EnableJal: Boolean = false, 8811d0c81dSLingrui98 EnableFauFTB: Boolean = true, 89f2aabf0dSLingrui98 UbtbGHRLength: Int = 4, 90c7fabd05SSteve Gou // HistoryLength: Int = 512, 912f7b35ceSLingrui98 EnableGHistDiff: Boolean = true, 92ab0200c8SEaston Man EnableCommitGHistDiff: Boolean = true, 93edc18578SLingrui98 UbtbSize: Int = 256, 94b37e4b45SLingrui98 FtbSize: Int = 2048, 950b8e1fd0SGuokai Chen RasSize: Int = 16, 960b8e1fd0SGuokai Chen RasSpecSize: Int = 32, 9777bef50aSGuokai Chen RasCtrSize: Int = 3, 982225d46eSJiawei Lin CacheLineSize: Int = 512, 99b37e4b45SLingrui98 FtbWays: Int = 4, 100dd6c0695SLingrui98 TageTableInfos: Seq[Tuple3[Int,Int,Int]] = 101dd6c0695SLingrui98 // Sets Hist Tag 10251e26c03SLingrui98 Seq(( 4096, 8, 8), 10351e26c03SLingrui98 ( 4096, 13, 8), 10451e26c03SLingrui98 ( 4096, 32, 8), 10551e26c03SLingrui98 ( 4096, 119, 8)), 106dd6c0695SLingrui98 ITTageTableInfos: Seq[Tuple3[Int,Int,Int]] = 107dd6c0695SLingrui98 // Sets Hist Tag 10803c81005SLingrui98 Seq(( 256, 4, 9), 109527dc111SLingrui98 ( 256, 8, 9), 1103581d7d3SLingrui98 ( 512, 13, 9), 111527dc111SLingrui98 ( 512, 16, 9), 112f2aabf0dSLingrui98 ( 512, 32, 9)), 11382dc6ff8SLingrui98 SCNRows: Int = 512, 11482dc6ff8SLingrui98 SCNTables: Int = 4, 115dd6c0695SLingrui98 SCCtrBits: Int = 6, 11682dc6ff8SLingrui98 SCHistLens: Seq[Int] = Seq(0, 4, 10, 16), 117dd6c0695SLingrui98 numBr: Int = 2, 118dc5a9185SEaston Man branchPredictor: (BranchPredictionResp, Parameters) => Tuple2[Seq[BasePredictor], BranchPredictionResp] = 119dc5a9185SEaston Man (resp_in: BranchPredictionResp, p: Parameters) => { 12016a1cc4bSzoujr val ftb = Module(new FTB()(p)) 121dc5a9185SEaston Man val uftb = Module(new FauFTB()(p)) 122bf358e08SLingrui98 val tage = Module(new Tage_SC()(p)) 1234cd08aa8SLingrui98 val ras = Module(new RAS()(p)) 12460f966c8SGuokai Chen val ittage = Module(new ITTage()(p)) 125dc5a9185SEaston Man val preds = Seq(uftb, tage, ftb, ittage, ras) 12616a1cc4bSzoujr preds.map(_.io := DontCare) 12716a1cc4bSzoujr 128dc5a9185SEaston Man uftb.io.in.bits.resp_in(0) := resp_in 129dc5a9185SEaston Man tage.io.in.bits.resp_in(0) := uftb.io.out 130c2d1ec7dSLingrui98 ftb.io.in.bits.resp_in(0) := tage.io.out 131c2d1ec7dSLingrui98 ittage.io.in.bits.resp_in(0) := ftb.io.out 132c2d1ec7dSLingrui98 ras.io.in.bits.resp_in(0) := ittage.io.out 13316a1cc4bSzoujr 134c2d1ec7dSLingrui98 (preds, ras.io.out) 135dc5a9185SEaston Man }, 136c157cf71SGuokai Chen ICacheECCForceError: Boolean = false, 1372225d46eSJiawei Lin IBufSize: Int = 48, 13844c9c1deSEaston Man IBufNBank: Int = 6, // IBuffer bank amount, should divide IBufSize 1392225d46eSJiawei Lin DecodeWidth: Int = 6, 1402225d46eSJiawei Lin RenameWidth: Int = 6, 141780712aaSxiaofeibao-xjtu CommitWidth: Int = 8, 142780712aaSxiaofeibao-xjtu RobCommitWidth: Int = 8, 143780712aaSxiaofeibao-xjtu RabCommitWidth: Int = 6, 14465df1368Sczw MaxUopSize: Int = 65, 145fa7f2c26STang Haojin EnableRenameSnapshot: Boolean = true, 146fa7f2c26STang Haojin RenameSnapshotNum: Int = 4, 1475df4db2aSLingrui98 FtqSize: Int = 64, 1482225d46eSJiawei Lin EnableLoadFastWakeUp: Boolean = true, // NOTE: not supported now, make it false 149a8db15d8Sfdy IntLogicRegs: Int = 32, 150f2ea741cSzhanglinjuan FpLogicRegs: Int = 32 + 1 + 1, // 1: I2F, 1: stride 151189ec863SzhanglyGit VecLogicRegs: Int = 32 + 1 + 15, // 15: tmp, 1: vconfig 152189ec863SzhanglyGit VCONFIG_IDX: Int = 32, 1537154d65eSYinan Xu NRPhyRegs: Int = 192, 1548ff9f385SHaojin Tang VirtualLoadQueueSize: Int = 72, 1558ff9f385SHaojin Tang LoadQueueRARSize: Int = 72, 156e4f69d78Ssfencevma LoadQueueRAWSize: Int = 64, // NOTE: make sure that LoadQueueRAWSize is power of 2. 157e4f69d78Ssfencevma RollbackGroupSize: Int = 8, 15844cbc983Ssfencevma LoadQueueReplaySize: Int = 72, 159e4f69d78Ssfencevma LoadUncacheBufferSize: Int = 20, 160e4f69d78Ssfencevma LoadQueueNWriteBanks: Int = 8, // NOTE: make sure that LoadQueueRARSize/LoadQueueRAWSize is divided by LoadQueueNWriteBanks 1612b4e8253SYinan Xu StoreQueueSize: Int = 64, 162e4f69d78Ssfencevma StoreQueueNWriteBanks: Int = 8, // NOTE: make sure that StoreQueueSize is divided by StoreQueueNWriteBanks 163e4f69d78Ssfencevma StoreQueueForwardWithMask: Boolean = true, 164cea88ff8SWilliam Wang VlsQueueSize: Int = 8, 1651f35da39Sxiaofeibao-xjtu RobSize: Int = 160, 166a8db15d8Sfdy RabSize: Int = 256, 1674c7680e0SXuan Hu VTypeBufferSize: Int = 64, // used to reorder vtype 1681f35da39Sxiaofeibao-xjtu IssueQueueSize: Int = 24, 16928607074Ssinsanction IssueQueueCompEntrySize: Int = 16, 1702225d46eSJiawei Lin dpParams: DispatchParameters = DispatchParameters( 1712225d46eSJiawei Lin IntDqSize = 16, 1722225d46eSJiawei Lin FpDqSize = 16, 173b1a9bf2eSXuan Hu LsDqSize = 18, 174ff3fcdf1Sxiaofeibao-xjtu IntDqDeqWidth = 8, 1753b739f49SXuan Hu FpDqDeqWidth = 6, 17660f0c5aeSxiaofeibao VecDqDeqWidth = 6, 1773b739f49SXuan Hu LsDqDeqWidth = 6, 1782225d46eSJiawei Lin ), 1793b739f49SXuan Hu intPreg: PregParams = IntPregParams( 1806f7be84aSXuan Hu numEntries = 224, 18139c59369SXuan Hu numRead = None, 18239c59369SXuan Hu numWrite = None, 1832225d46eSJiawei Lin ), 18460f0c5aeSxiaofeibao fpPreg: PregParams = FpPregParams( 18539c59369SXuan Hu numEntries = 192, 186fc605fcfSsinsanction numRead = None, 18739c59369SXuan Hu numWrite = None, 1883b739f49SXuan Hu ), 18960f0c5aeSxiaofeibao vfPreg: VfPregParams = VfPregParams( 19060f0c5aeSxiaofeibao numEntries = 128, 19160f0c5aeSxiaofeibao numRead = None, 19260f0c5aeSxiaofeibao numWrite = None, 19360f0c5aeSxiaofeibao ), 194289fc2f9SLinJiawei prefetcher: Option[PrefetcherParams] = Some(SMSParams()), 195a81cda24Ssfencevma LoadPipelineWidth: Int = 3, 1962142592bSxiaofeibao-xjtu StorePipelineWidth: Int = 2, 1973b213d10Sgood-circle VecLoadPipelineWidth: Int = 2, 1983b213d10Sgood-circle VecStorePipelineWidth: Int = 2, 199cea88ff8SWilliam Wang VecMemSrcInWidth: Int = 2, 200cea88ff8SWilliam Wang VecMemInstWbWidth: Int = 1, 201cea88ff8SWilliam Wang VecMemDispatchWidth: Int = 1, 2023ea758f9SAnzo VecMemDispatchMaxNumber: Int = 16, 2032225d46eSJiawei Lin StoreBufferSize: Int = 16, 20405f23f57SWilliam Wang StoreBufferThreshold: Int = 7, 20546f74b57SHaojin Tang EnsbufferWidth: Int = 2, 206ec49b127Ssinsanction LoadDependencyWidth: Int = 2, 20720a5248fSzhanglinjuan // ============ VLSU ============ 208b2d6d8e7Sgood-circle VlMergeBufferSize: Int = 16, 209b2d6d8e7Sgood-circle VsMergeBufferSize: Int = 16, 2103b213d10Sgood-circle UopWritebackWidth: Int = 2, 2113b213d10Sgood-circle VLUopWritebackWidth: Int = 2, 212627be78bSgood-circle VSUopWritebackWidth: Int = 1, 21326af847eSgood-circle SplitBufferSize: Int = 8, 21488884326Sweiding liu VSegmentBufferSize: Int = 8, 21520a5248fSzhanglinjuan // ============================== 21637225120Ssfencevma UncacheBufferSize: Int = 4, 217cd2ff98bShappy-lx EnableLoadToLoadForward: Boolean = false, 21814a67055Ssfencevma EnableFastForward: Boolean = true, 219beabc72dSWilliam Wang EnableLdVioCheckAfterReset: Boolean = true, 220026615fcSWilliam Wang EnableSoftPrefetchAfterReset: Boolean = true, 221026615fcSWilliam Wang EnableCacheErrorAfterReset: Boolean = true, 2226786cfb7SWilliam Wang EnableAccurateLoadError: Boolean = true, 223e32bafbaSbugGenerator EnableUncacheWriteOutstanding: Boolean = false, 2240d32f713Shappy-lx EnableStorePrefetchAtIssue: Boolean = false, 2250d32f713Shappy-lx EnableStorePrefetchAtCommit: Boolean = false, 2260d32f713Shappy-lx EnableAtCommitMissTrigger: Boolean = true, 2270d32f713Shappy-lx EnableStorePrefetchSMS: Boolean = false, 2280d32f713Shappy-lx EnableStorePrefetchSPB: Boolean = false, 22945f497a4Shappy-lx MMUAsidLen: Int = 16, // max is 16, 0 is not supported now 230d0de7e4aSpeixiaokun MMUVmidLen: Int = 14, 23162dfd6c3Shappy-lx ReSelectLen: Int = 7, // load replay queue replay select counter len 23204665835SMaxpicca-Li iwpuParameters: WPUParameters = WPUParameters( 23304665835SMaxpicca-Li enWPU = false, 23404665835SMaxpicca-Li algoName = "mmru", 23504665835SMaxpicca-Li isICache = true, 23604665835SMaxpicca-Li ), 23704665835SMaxpicca-Li dwpuParameters: WPUParameters = WPUParameters( 23804665835SMaxpicca-Li enWPU = false, 23904665835SMaxpicca-Li algoName = "mmru", 24004665835SMaxpicca-Li enCfPred = false, 24104665835SMaxpicca-Li isICache = false, 24204665835SMaxpicca-Li ), 243a0301c0dSLemover itlbParameters: TLBParameters = TLBParameters( 244a0301c0dSLemover name = "itlb", 245a0301c0dSLemover fetchi = true, 246a0301c0dSLemover useDmode = false, 247f9ac118cSHaoyuan Feng NWays = 48, 248a0301c0dSLemover ), 24934f9624dSguohongyu itlbPortNum: Int = 2 + ICacheParameters().prefetchPipeNum + 1, 25034f9624dSguohongyu ipmpPortNum: Int = 2 + ICacheParameters().prefetchPipeNum + 1, 251a0301c0dSLemover ldtlbParameters: TLBParameters = TLBParameters( 252a0301c0dSLemover name = "ldtlb", 253f9ac118cSHaoyuan Feng NWays = 48, 25453b8f1a7SLemover outReplace = false, 2555b7ef044SLemover partialStaticPMP = true, 256f1fe8698SLemover outsideRecvFlush = true, 25726af847eSgood-circle saveLevel = true, 25826af847eSgood-circle lgMaxSize = 4 259a0301c0dSLemover ), 260a0301c0dSLemover sttlbParameters: TLBParameters = TLBParameters( 261a0301c0dSLemover name = "sttlb", 262f9ac118cSHaoyuan Feng NWays = 48, 26353b8f1a7SLemover outReplace = false, 2645b7ef044SLemover partialStaticPMP = true, 265f1fe8698SLemover outsideRecvFlush = true, 26626af847eSgood-circle saveLevel = true, 26726af847eSgood-circle lgMaxSize = 4 268a0301c0dSLemover ), 2698f1fa9b1Ssfencevma hytlbParameters: TLBParameters = TLBParameters( 2708f1fa9b1Ssfencevma name = "hytlb", 271531c40faSsinceforYy NWays = 48, 272531c40faSsinceforYy outReplace = false, 2738f1fa9b1Ssfencevma partialStaticPMP = true, 2748f1fa9b1Ssfencevma outsideRecvFlush = true, 27526af847eSgood-circle saveLevel = true, 27626af847eSgood-circle lgMaxSize = 4 2778f1fa9b1Ssfencevma ), 278c8309e8aSHaoyuan Feng pftlbParameters: TLBParameters = TLBParameters( 279c8309e8aSHaoyuan Feng name = "pftlb", 280f9ac118cSHaoyuan Feng NWays = 48, 281c8309e8aSHaoyuan Feng outReplace = false, 282c8309e8aSHaoyuan Feng partialStaticPMP = true, 283c8309e8aSHaoyuan Feng outsideRecvFlush = true, 28426af847eSgood-circle saveLevel = true, 28526af847eSgood-circle lgMaxSize = 4 286c8309e8aSHaoyuan Feng ), 287aee6a6d1SYanqin Li l2ToL1tlbParameters: TLBParameters = TLBParameters( 288aee6a6d1SYanqin Li name = "l2tlb", 289aee6a6d1SYanqin Li NWays = 48, 290aee6a6d1SYanqin Li outReplace = false, 291aee6a6d1SYanqin Li partialStaticPMP = true, 292aee6a6d1SYanqin Li outsideRecvFlush = true, 293aee6a6d1SYanqin Li saveLevel = true 294aee6a6d1SYanqin Li ), 295bf08468cSLemover refillBothTlb: Boolean = false, 296a0301c0dSLemover btlbParameters: TLBParameters = TLBParameters( 297a0301c0dSLemover name = "btlb", 298f9ac118cSHaoyuan Feng NWays = 48, 299a0301c0dSLemover ), 3005854c1edSLemover l2tlbParameters: L2TLBParameters = L2TLBParameters(), 3012225d46eSJiawei Lin NumPerfCounters: Int = 16, 30205f23f57SWilliam Wang icacheParameters: ICacheParameters = ICacheParameters( 30305f23f57SWilliam Wang tagECC = Some("parity"), 30405f23f57SWilliam Wang dataECC = Some("parity"), 30505f23f57SWilliam Wang replacer = Some("setplru"), 3061d8f4dcbSJay nMissEntries = 2, 3077052722fSJay nProbeEntries = 2, 308cb93f2f2Sguohongyu nPrefetchEntries = 12, 3099bba777eSssszwic nPrefBufferEntries = 32, 31005f23f57SWilliam Wang ), 3114f94c0c6SJiawei Lin dcacheParametersOpt: Option[DCacheParameters] = Some(DCacheParameters( 31205f23f57SWilliam Wang tagECC = Some("secded"), 31305f23f57SWilliam Wang dataECC = Some("secded"), 31405f23f57SWilliam Wang replacer = Some("setplru"), 31505f23f57SWilliam Wang nMissEntries = 16, 316300ded30SWilliam Wang nProbeEntries = 8, 3170d32f713Shappy-lx nReleaseEntries = 18, 3180d32f713Shappy-lx nMaxPrefetchEntry = 6, 3194f94c0c6SJiawei Lin )), 32015ee59e4Swakafa L2CacheParamsOpt: Option[L2Param] = Some(L2Param( 321a1ea7f76SJiawei Lin name = "l2", 322a1ea7f76SJiawei Lin ways = 8, 323a1ea7f76SJiawei Lin sets = 1024, // default 512KB L2 324*1fb367eaSChen Xi prefetch = Seq(coupledL2.prefetch.PrefetchReceiverParams(), coupledL2.prefetch.BOPParameters(), 325*1fb367eaSChen Xi coupledL2.prefetch.TPParameters()), 3264f94c0c6SJiawei Lin )), 327d5be5d19SJiawei Lin L2NBanks: Int = 1, 328a1ea7f76SJiawei Lin usePTWRepeater: Boolean = false, 329e0374b1cSHaoyuan Feng softTLB: Boolean = false, // dpi-c l1tlb debug only 330e0374b1cSHaoyuan Feng softPTW: Boolean = false, // dpi-c l2tlb debug only 3315afdf73cSHaoyuan Feng softPTWDelay: Int = 1 3322225d46eSJiawei Lin){ 333b52d4755SXuan Hu def vlWidth = log2Up(VLEN) + 1 334b52d4755SXuan Hu 3356dbb4e08SXuan Hu /** 3366dbb4e08SXuan Hu * the minimum element length of vector elements 3376dbb4e08SXuan Hu */ 3386dbb4e08SXuan Hu val minVecElen: Int = 8 3396dbb4e08SXuan Hu 3406dbb4e08SXuan Hu /** 3416dbb4e08SXuan Hu * the maximum number of elements in vector register 3426dbb4e08SXuan Hu */ 3436dbb4e08SXuan Hu val maxElemPerVreg: Int = VLEN / minVecElen 3446dbb4e08SXuan Hu 345c7fabd05SSteve Gou val allHistLens = SCHistLens ++ ITTageTableInfos.map(_._2) ++ TageTableInfos.map(_._2) :+ UbtbGHRLength 346c7fabd05SSteve Gou val HistoryLength = allHistLens.max + numBr * FtqSize + 9 // 256 for the predictor configs now 347c7fabd05SSteve Gou 34839c59369SXuan Hu val intSchdParams = { 3493b739f49SXuan Hu implicit val schdType: SchedulerType = IntScheduler() 3503b739f49SXuan Hu SchdBlockParams(Seq( 3513b739f49SXuan Hu IssueBlockParams(Seq( 3527556e9bdSxiaofeibao-xjtu ExeUnitParams("ALU0", Seq(AluCfg, MulCfg, BkuCfg), Seq(IntWB(port = 0, 0)), Seq(Seq(IntRD(0, 0)), Seq(IntRD(1, 0))), true, 2), 3537556e9bdSxiaofeibao-xjtu ExeUnitParams("BJU0", Seq(BrhCfg, JmpCfg), Seq(IntWB(port = 4, 0)), Seq(Seq(IntRD(8, 0)), Seq(IntRD(7, 1))), true, 2), 35428607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 355cde70b38SzhanglyGit IssueBlockParams(Seq( 3567556e9bdSxiaofeibao-xjtu ExeUnitParams("ALU1", Seq(AluCfg, MulCfg, BkuCfg), Seq(IntWB(port = 1, 0)), Seq(Seq(IntRD(2, 0)), Seq(IntRD(3, 0))), true, 2), 3577556e9bdSxiaofeibao-xjtu ExeUnitParams("BJU1", Seq(BrhCfg, JmpCfg), Seq(IntWB(port = 2, 1)), Seq(Seq(IntRD(9, 0)), Seq(IntRD(5, 1))), true, 2), 35828607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 3593b739f49SXuan Hu IssueBlockParams(Seq( 360ff3fcdf1Sxiaofeibao-xjtu ExeUnitParams("ALU2", Seq(AluCfg), Seq(IntWB(port = 2, 0)), Seq(Seq(IntRD(4, 0)), Seq(IntRD(5, 0))), true, 2), 361ccfed968Sxiaofeibao ExeUnitParams("BJU2", Seq(BrhCfg, JmpCfg, I2fCfg, VSetRiWiCfg, VSetRiWvfCfg, CsrCfg, FenceCfg, I2vCfg), Seq(IntWB(port = 0, 1), FpWB(port = 4, 0), VfWB(5, 1)), Seq(Seq(IntRD(10, 0)), Seq(IntRD(3, 1)))), 36228607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 3633b739f49SXuan Hu IssueBlockParams(Seq( 364ff3fcdf1Sxiaofeibao-xjtu ExeUnitParams("ALU3", Seq(AluCfg), Seq(IntWB(port = 3, 0)), Seq(Seq(IntRD(6, 0)), Seq(IntRD(7, 0))), true, 2), 3656ccce570SzhanglyGit ExeUnitParams("BJU3", Seq(DivCfg), Seq(IntWB(port = 4, 1)), Seq(Seq(IntRD(11, 0)), Seq(IntRD(1, 1)))), 36628607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 3673b739f49SXuan Hu ), 3683b739f49SXuan Hu numPregs = intPreg.numEntries, 3693b739f49SXuan Hu numDeqOutside = 0, 3703b739f49SXuan Hu schdType = schdType, 3713b739f49SXuan Hu rfDataWidth = intPreg.dataCfg.dataWidth, 3723b739f49SXuan Hu numUopIn = dpParams.IntDqDeqWidth, 3733b739f49SXuan Hu ) 3743b739f49SXuan Hu } 37560f0c5aeSxiaofeibao 37660f0c5aeSxiaofeibao val fpSchdParams = { 37760f0c5aeSxiaofeibao implicit val schdType: SchedulerType = FpScheduler() 37860f0c5aeSxiaofeibao SchdBlockParams(Seq( 37960f0c5aeSxiaofeibao IssueBlockParams(Seq( 38060f0c5aeSxiaofeibao ExeUnitParams("FEX0", Seq(FaluCfg, FcvtCfg, F2vCfg), Seq(FpWB(port = 0, 0), IntWB(port = 0, 1), VfWB(port = 1, 0)), Seq(Seq(FpRD(0, 0)), Seq(FpRD(1, 0)))), 38160f0c5aeSxiaofeibao ExeUnitParams("FEX1", Seq(FmacCfg), Seq(FpWB(port = 1, 0)), Seq(Seq(FpRD(2, 0)), Seq(FpRD(3, 0)), Seq(FpRD(4, 0)))), 38260f0c5aeSxiaofeibao ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 38360f0c5aeSxiaofeibao IssueBlockParams(Seq( 38460f0c5aeSxiaofeibao ExeUnitParams("FEX2", Seq(FaluCfg), Seq(FpWB(port = 2, 0), IntWB(port = 0, 2)), Seq(Seq(FpRD(5, 0)), Seq(FpRD(6, 0)))), 38560f0c5aeSxiaofeibao ExeUnitParams("FEX3", Seq(FmacCfg), Seq(FpWB(port = 3, 0)), Seq(Seq(FpRD(7, 0)), Seq(FpRD(8, 0)), Seq(FpRD(9, 0)))), 38660f0c5aeSxiaofeibao ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 38760f0c5aeSxiaofeibao IssueBlockParams(Seq( 388ccfed968Sxiaofeibao ExeUnitParams("FEX4", Seq(FdivCfg), Seq(FpWB(port = 4, 1)), Seq(Seq(FpRD(10, 0)), Seq(FpRD(11, 0)))), 3894c5704c2Sxiaofeibao ExeUnitParams("FEX5", Seq(FdivCfg), Seq(FpWB(port = 5, 1)), Seq(Seq(FpRD(12, 0)), Seq(FpRD(13, 0)))), 39060f0c5aeSxiaofeibao ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 39160f0c5aeSxiaofeibao ), 39260f0c5aeSxiaofeibao numPregs = fpPreg.numEntries, 39360f0c5aeSxiaofeibao numDeqOutside = 0, 39460f0c5aeSxiaofeibao schdType = schdType, 39560f0c5aeSxiaofeibao rfDataWidth = fpPreg.dataCfg.dataWidth, 39660f0c5aeSxiaofeibao numUopIn = dpParams.VecDqDeqWidth, 39760f0c5aeSxiaofeibao ) 39860f0c5aeSxiaofeibao } 39960f0c5aeSxiaofeibao 40039c59369SXuan Hu val vfSchdParams = { 4013b739f49SXuan Hu implicit val schdType: SchedulerType = VfScheduler() 4023b739f49SXuan Hu SchdBlockParams(Seq( 4033b739f49SXuan Hu IssueBlockParams(Seq( 40424ff38faSsinsanction ExeUnitParams("VFEX0", Seq(VfmaCfg, VialuCfg, VimacCfg, VppuCfg), Seq(VfWB(port = 4, 0)), Seq(Seq(VfRD(0, 0)), Seq(VfRD(1, 0)), Seq(VfRD(2, 0)), Seq(VfRD(3, 0)), Seq(VfRD(4, 0)))), 40542a750a8Ssinsanction ExeUnitParams("VFEX1", Seq(VfaluCfg, VfcvtCfg, VipuCfg, VSetRvfWvfCfg), Seq(VfWB(port = 5, 0), IntWB(port = 2, 2), FpWB(port = 2, 1)), Seq(Seq(VfRD(5, 0)), Seq(VfRD(6, 0)), Seq(VfRD(7, 0)), Seq(VfRD(8, 0)), Seq(VfRD(9, 0)))), 40628607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 4073b739f49SXuan Hu IssueBlockParams(Seq( 40860f0c5aeSxiaofeibao ExeUnitParams("VFEX2", Seq(VfmaCfg, VialuCfg), Seq(VfWB(port = 6, 0)), Seq(Seq(VfRD(7, 1)), Seq(VfRD(8, 1)), Seq(VfRD(9, 1)), Seq(VfRD(5, 1)), Seq(VfRD(6, 1)))), 40942a750a8Ssinsanction ExeUnitParams("VFEX3", Seq(VfaluCfg, VfcvtCfg), Seq(VfWB(port = 7, 0), IntWB(port = 3, 2), FpWB(port = 3, 1)), Seq(Seq(VfRD(3, 1)), Seq(VfRD(4, 1)), Seq(VfRD(0, 1)), Seq(VfRD(1, 1)), Seq(VfRD(2, 1)))), 41028607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 41124ff38faSsinsanction IssueBlockParams(Seq( 41260f0c5aeSxiaofeibao ExeUnitParams("VFEX4", Seq(VfdivCfg, VidivCfg), Seq(VfWB(port = 2, 0)), Seq(Seq(VfRD(3, 2)), Seq(VfRD(4, 2)), Seq(VfRD(0, 2)), Seq(VfRD(1, 2)), Seq(VfRD(2, 2)))), 41360f0c5aeSxiaofeibao ExeUnitParams("VFEX5", Seq(VfdivCfg, VidivCfg), Seq(VfWB(port = 3, 0)), Seq(Seq(VfRD(8, 2)), Seq(VfRD(9, 2)), Seq(VfRD(5, 2)), Seq(VfRD(6, 2)), Seq(VfRD(7, 2)))), 4149d3cebe7Schengguanghui ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 4153b739f49SXuan Hu ), 4163b739f49SXuan Hu numPregs = vfPreg.numEntries, 4173b739f49SXuan Hu numDeqOutside = 0, 4183b739f49SXuan Hu schdType = schdType, 4193b739f49SXuan Hu rfDataWidth = vfPreg.dataCfg.dataWidth, 42060f0c5aeSxiaofeibao numUopIn = dpParams.VecDqDeqWidth, 4213b739f49SXuan Hu ) 4223b739f49SXuan Hu } 42339c59369SXuan Hu 42439c59369SXuan Hu val memSchdParams = { 4253b739f49SXuan Hu implicit val schdType: SchedulerType = MemScheduler() 4263b739f49SXuan Hu val rfDataWidth = 64 4272225d46eSJiawei Lin 4283b739f49SXuan Hu SchdBlockParams(Seq( 4293b739f49SXuan Hu IssueBlockParams(Seq( 4302e61107aSxiaofeibao ExeUnitParams("STA0", Seq(StaCfg, MouCfg), Seq(FakeIntWB()), Seq(Seq(IntRD(8, 1)))), 43128607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 432b133b458SXuan Hu IssueBlockParams(Seq( 4332e61107aSxiaofeibao ExeUnitParams("STA1", Seq(StaCfg, MouCfg), Seq(FakeIntWB()), Seq(Seq(IntRD(9, 1)))), 434202674aeSHaojin Tang ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 435202674aeSHaojin Tang IssueBlockParams(Seq( 4364c5704c2Sxiaofeibao ExeUnitParams("LDU0", Seq(LduCfg), Seq(IntWB(5, 0), FpWB(5, 0)), Seq(Seq(IntRD(12, 0))), true, 2), 43728607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 4383b739f49SXuan Hu IssueBlockParams(Seq( 4394c5704c2Sxiaofeibao ExeUnitParams("LDU1", Seq(LduCfg), Seq(IntWB(6, 0), FpWB(6, 0)), Seq(Seq(IntRD(13, 0))), true, 2), 44028607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 441e77d3114SHaojin Tang IssueBlockParams(Seq( 4424c5704c2Sxiaofeibao ExeUnitParams("LDU2", Seq(LduCfg), Seq(IntWB(7, 0), FpWB(7, 0)), Seq(Seq(IntRD(14, 0))), true, 2), 44328607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 444a81cda24Ssfencevma IssueBlockParams(Seq( 445985804e6SXuan Hu ExeUnitParams("VLSU0", Seq(VlduCfg, VstuCfg, VseglduSeg, VsegstuCfg), Seq(VfWB(0, 0)), Seq(Seq(VfRD(10, 0)), Seq(VfRD(11, 0)), Seq(VfRD(12, 0)), Seq(VfRD(13, 0)), Seq(VfRD(14, 0)))), 44628607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 447ecfc6f16SXuan Hu IssueBlockParams(Seq( 4483b213d10Sgood-circle ExeUnitParams("VLSU1", Seq(VlduCfg, VstuCfg), Seq(VfWB(8, 0)), Seq(Seq(VfRD(15, 0)), Seq(VfRD(16, 0)), Seq(VfRD(17, 0)), Seq(VfRD(18, 0)), Seq(VfRD(19, 0)))), 4493b213d10Sgood-circle ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 4503b213d10Sgood-circle IssueBlockParams(Seq( 451c2afe453Sxiaofeibao ExeUnitParams("STD0", Seq(StdCfg, MoudCfg), Seq(), Seq(Seq(IntRD(10, 1), FpRD(14, 0)))), 45228607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 45327811ea4SXuan Hu IssueBlockParams(Seq( 454c2afe453Sxiaofeibao ExeUnitParams("STD1", Seq(StdCfg, MoudCfg), Seq(), Seq(Seq(IntRD(11, 1), FpRD(15, 0)))), 455202674aeSHaojin Tang ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 4563b739f49SXuan Hu ), 457141a6449SXuan Hu numPregs = intPreg.numEntries max vfPreg.numEntries, 4583b739f49SXuan Hu numDeqOutside = 0, 4593b739f49SXuan Hu schdType = schdType, 4603b739f49SXuan Hu rfDataWidth = rfDataWidth, 4613b739f49SXuan Hu numUopIn = dpParams.LsDqDeqWidth, 4623b739f49SXuan Hu ) 4633b739f49SXuan Hu } 4642225d46eSJiawei Lin 465bf35baadSXuan Hu def PregIdxWidthMax = intPreg.addrWidth max vfPreg.addrWidth 466bf35baadSXuan Hu 467bf35baadSXuan Hu def iqWakeUpParams = { 468bf35baadSXuan Hu Seq( 469c0b91ca1SHaojin Tang WakeUpConfig( 4702142592bSxiaofeibao-xjtu Seq("ALU0", "ALU1", "ALU2", "ALU3", "LDU0", "LDU1", "LDU2") -> 4712142592bSxiaofeibao-xjtu Seq("ALU0", "BJU0", "ALU1", "BJU1", "ALU2", "BJU2", "ALU3", "BJU3", "LDU0", "LDU1", "LDU2", "STA0", "STA1", "STD0", "STD1") 472c0b91ca1SHaojin Tang ), 473b67f36d0Sxiaofeibao-xjtu WakeUpConfig( 47431c5c732Sxiaofeibao Seq("FEX0", "FEX1", "FEX2", "FEX3", "LDU0", "LDU1", "LDU2") -> 47531c5c732Sxiaofeibao Seq("FEX0", "FEX1", "FEX2", "FEX3", "FEX4", "FEX5") 47631c5c732Sxiaofeibao ), 47731c5c732Sxiaofeibao WakeUpConfig( 47831c5c732Sxiaofeibao Seq("FEX0", "FEX1", "FEX2", "FEX3") -> 47931c5c732Sxiaofeibao Seq("STD0", "STD1") 480c38df446SzhanglyGit ), 481de111a36Ssinsanction WakeUpConfig( 48224ff38faSsinsanction Seq("VFEX0", "VFEX1", "VFEX2", "VFEX3") -> 48331c5c732Sxiaofeibao Seq("VFEX0", "VFEX1", "VFEX2", "VFEX3", "VFEX4", "VFEX5") 484b67f36d0Sxiaofeibao-xjtu ), 485c0b91ca1SHaojin Tang ).flatten 486bf35baadSXuan Hu } 487bf35baadSXuan Hu 4885edcc45fSHaojin Tang def fakeIntPreg = FakeIntPregParams(intPreg.numEntries, intPreg.numRead, intPreg.numWrite) 4895edcc45fSHaojin Tang 4900c7ebb58Sxiaofeibao-xjtu val backendParams: BackendParams = backend.BackendParams( 491bf35baadSXuan Hu Map( 4923b739f49SXuan Hu IntScheduler() -> intSchdParams, 49360f0c5aeSxiaofeibao FpScheduler() -> fpSchdParams, 4943b739f49SXuan Hu VfScheduler() -> vfSchdParams, 4953b739f49SXuan Hu MemScheduler() -> memSchdParams, 496bf35baadSXuan Hu ), 497bf35baadSXuan Hu Seq( 4983b739f49SXuan Hu intPreg, 49960f0c5aeSxiaofeibao fpPreg, 5003b739f49SXuan Hu vfPreg, 5015edcc45fSHaojin Tang fakeIntPreg 502bf35baadSXuan Hu ), 503bf35baadSXuan Hu iqWakeUpParams, 504bf35baadSXuan Hu ) 5052225d46eSJiawei Lin} 5062225d46eSJiawei Lin 5072225d46eSJiawei Lincase object DebugOptionsKey extends Field[DebugOptions] 5082225d46eSJiawei Lin 5092225d46eSJiawei Lincase class DebugOptions 5102225d46eSJiawei Lin( 5111545277aSYinan Xu FPGAPlatform: Boolean = false, 5129eee369fSKamimiao ResetGen: Boolean = false, 5131545277aSYinan Xu EnableDifftest: Boolean = false, 514cbe9a847SYinan Xu AlwaysBasicDiff: Boolean = true, 5151545277aSYinan Xu EnableDebug: Boolean = false, 5162225d46eSJiawei Lin EnablePerfDebug: Boolean = true, 517eb163ef0SHaojin Tang UseDRAMSim: Boolean = false, 518047e34f9SMaxpicca-Li EnableConstantin: Boolean = false, 51962129679Swakafa EnableChiselDB: Boolean = false, 52062129679Swakafa AlwaysBasicDB: Boolean = true, 521e66fe2b1SZifei Zhang EnableTopDown: Boolean = false, 522ec9e6512Swakafa EnableRollingDB: Boolean = false 5232225d46eSJiawei Lin) 5242225d46eSJiawei Lin 5252225d46eSJiawei Lintrait HasXSParameter { 5262225d46eSJiawei Lin 5272225d46eSJiawei Lin implicit val p: Parameters 5282225d46eSJiawei Lin 529ff74867bSYangyu Chen def PAddrBits = p(SoCParamsKey).PAddrBits // PAddrBits is Phyical Memory addr bits 5304b40434cSzhanglinjuan def NodeIDWidth = p(SoCParamsKey).NodeIDWidth // NodeID width among NoC 5312f30d658SYinan Xu 532ff74867bSYangyu Chen def coreParams = p(XSCoreParamsKey) 533ff74867bSYangyu Chen def env = p(DebugOptionsKey) 5342225d46eSJiawei Lin 535ff74867bSYangyu Chen def XLEN = coreParams.XLEN 536ff74867bSYangyu Chen def VLEN = coreParams.VLEN 537ff74867bSYangyu Chen def ELEN = coreParams.ELEN 538ff74867bSYangyu Chen def HSXLEN = coreParams.HSXLEN 5392225d46eSJiawei Lin val minFLen = 32 5402225d46eSJiawei Lin val fLen = 64 541ff74867bSYangyu Chen def hartIdLen = p(MaxHartIdBits) 542ff74867bSYangyu Chen val xLen = XLEN 5432225d46eSJiawei Lin 544ff74867bSYangyu Chen def HasMExtension = coreParams.HasMExtension 545ff74867bSYangyu Chen def HasCExtension = coreParams.HasCExtension 546ff74867bSYangyu Chen def HasHExtension = coreParams.HasHExtension 547ff74867bSYangyu Chen def HasDiv = coreParams.HasDiv 548ff74867bSYangyu Chen def HasIcache = coreParams.HasICache 549ff74867bSYangyu Chen def HasDcache = coreParams.HasDCache 550ff74867bSYangyu Chen def AddrBits = coreParams.AddrBits // AddrBits is used in some cases 551ff74867bSYangyu Chen def GPAddrBits = coreParams.GPAddrBits 552ff74867bSYangyu Chen def VAddrBits = { 553d0de7e4aSpeixiaokun if(HasHExtension){ 554d0de7e4aSpeixiaokun coreParams.GPAddrBits 555d0de7e4aSpeixiaokun }else{ 556d0de7e4aSpeixiaokun coreParams.VAddrBits 557d0de7e4aSpeixiaokun } 558d0de7e4aSpeixiaokun } // VAddrBits is Virtual Memory addr bits 559d0de7e4aSpeixiaokun 560ff74867bSYangyu Chen def AsidLength = coreParams.AsidLength 561ff74867bSYangyu Chen def VmidLength = coreParams.VmidLength 562ff74867bSYangyu Chen def ReSelectLen = coreParams.ReSelectLen 563ff74867bSYangyu Chen def AddrBytes = AddrBits / 8 // unused 564ff74867bSYangyu Chen def DataBits = XLEN 565ff74867bSYangyu Chen def DataBytes = DataBits / 8 566ff74867bSYangyu Chen def VDataBytes = VLEN / 8 567ff74867bSYangyu Chen def HasFPU = coreParams.HasFPU 568ff74867bSYangyu Chen def HasVPU = coreParams.HasVPU 569ff74867bSYangyu Chen def HasCustomCSRCacheOp = coreParams.HasCustomCSRCacheOp 570ff74867bSYangyu Chen def FetchWidth = coreParams.FetchWidth 571ff74867bSYangyu Chen def PredictWidth = FetchWidth * (if (HasCExtension) 2 else 1) 572ff74867bSYangyu Chen def EnableBPU = coreParams.EnableBPU 573ff74867bSYangyu Chen def EnableBPD = coreParams.EnableBPD // enable backing predictor(like Tage) in BPUStage3 574ff74867bSYangyu Chen def EnableRAS = coreParams.EnableRAS 575ff74867bSYangyu Chen def EnableLB = coreParams.EnableLB 576ff74867bSYangyu Chen def EnableLoop = coreParams.EnableLoop 577ff74867bSYangyu Chen def EnableSC = coreParams.EnableSC 578ff74867bSYangyu Chen def EnbaleTlbDebug = coreParams.EnbaleTlbDebug 579ff74867bSYangyu Chen def HistoryLength = coreParams.HistoryLength 580ff74867bSYangyu Chen def EnableGHistDiff = coreParams.EnableGHistDiff 581ff74867bSYangyu Chen def EnableCommitGHistDiff = coreParams.EnableCommitGHistDiff 582ff74867bSYangyu Chen def EnableClockGate = coreParams.EnableClockGate 583ff74867bSYangyu Chen def UbtbGHRLength = coreParams.UbtbGHRLength 584ff74867bSYangyu Chen def UbtbSize = coreParams.UbtbSize 585ff74867bSYangyu Chen def EnableFauFTB = coreParams.EnableFauFTB 586ff74867bSYangyu Chen def FtbSize = coreParams.FtbSize 587ff74867bSYangyu Chen def FtbWays = coreParams.FtbWays 588ff74867bSYangyu Chen def RasSize = coreParams.RasSize 589ff74867bSYangyu Chen def RasSpecSize = coreParams.RasSpecSize 590ff74867bSYangyu Chen def RasCtrSize = coreParams.RasCtrSize 59116a1cc4bSzoujr 592bf358e08SLingrui98 def getBPDComponents(resp_in: BranchPredictionResp, p: Parameters) = { 593bf358e08SLingrui98 coreParams.branchPredictor(resp_in, p) 59416a1cc4bSzoujr } 595ff74867bSYangyu Chen def numBr = coreParams.numBr 596ff74867bSYangyu Chen def TageTableInfos = coreParams.TageTableInfos 597ff74867bSYangyu Chen def TageBanks = coreParams.numBr 598ff74867bSYangyu Chen def SCNRows = coreParams.SCNRows 599ff74867bSYangyu Chen def SCCtrBits = coreParams.SCCtrBits 600ff74867bSYangyu Chen def SCHistLens = coreParams.SCHistLens 601ff74867bSYangyu Chen def SCNTables = coreParams.SCNTables 602dd6c0695SLingrui98 603ff74867bSYangyu Chen def SCTableInfos = Seq.fill(SCNTables)((SCNRows, SCCtrBits)) zip SCHistLens map { 60434ed6fbcSLingrui98 case ((n, cb), h) => (n, cb, h) 605dd6c0695SLingrui98 } 606ff74867bSYangyu Chen def ITTageTableInfos = coreParams.ITTageTableInfos 607dd6c0695SLingrui98 type FoldedHistoryInfo = Tuple2[Int, Int] 608ff74867bSYangyu Chen def foldedGHistInfos = 6094813e060SLingrui98 (TageTableInfos.map{ case (nRows, h, t) => 610dd6c0695SLingrui98 if (h > 0) 6114813e060SLingrui98 Set((h, min(log2Ceil(nRows/numBr), h)), (h, min(h, t)), (h, min(h, t-1))) 612dd6c0695SLingrui98 else 613dd6c0695SLingrui98 Set[FoldedHistoryInfo]() 6144813e060SLingrui98 }.reduce(_++_).toSet ++ 61534ed6fbcSLingrui98 SCTableInfos.map{ case (nRows, _, h) => 616dd6c0695SLingrui98 if (h > 0) 617e992912cSLingrui98 Set((h, min(log2Ceil(nRows/TageBanks), h))) 618dd6c0695SLingrui98 else 619dd6c0695SLingrui98 Set[FoldedHistoryInfo]() 62034ed6fbcSLingrui98 }.reduce(_++_).toSet ++ 621dd6c0695SLingrui98 ITTageTableInfos.map{ case (nRows, h, t) => 622dd6c0695SLingrui98 if (h > 0) 623dd6c0695SLingrui98 Set((h, min(log2Ceil(nRows), h)), (h, min(h, t)), (h, min(h, t-1))) 624dd6c0695SLingrui98 else 625dd6c0695SLingrui98 Set[FoldedHistoryInfo]() 626527dc111SLingrui98 }.reduce(_++_) ++ 627527dc111SLingrui98 Set[FoldedHistoryInfo]((UbtbGHRLength, log2Ceil(UbtbSize))) 628527dc111SLingrui98 ).toList 62916a1cc4bSzoujr 630c7fabd05SSteve Gou 631c7fabd05SSteve Gou 632ff74867bSYangyu Chen def CacheLineSize = coreParams.CacheLineSize 633ff74867bSYangyu Chen def CacheLineHalfWord = CacheLineSize / 16 634ff74867bSYangyu Chen def ExtHistoryLength = HistoryLength + 64 635ff74867bSYangyu Chen def ICacheECCForceError = coreParams.ICacheECCForceError 636ff74867bSYangyu Chen def IBufSize = coreParams.IBufSize 637ff74867bSYangyu Chen def IBufNBank = coreParams.IBufNBank 638ff74867bSYangyu Chen def backendParams: BackendParams = coreParams.backendParams 639ff74867bSYangyu Chen def DecodeWidth = coreParams.DecodeWidth 640ff74867bSYangyu Chen def RenameWidth = coreParams.RenameWidth 641ff74867bSYangyu Chen def CommitWidth = coreParams.CommitWidth 642ff74867bSYangyu Chen def RobCommitWidth = coreParams.RobCommitWidth 643ff74867bSYangyu Chen def RabCommitWidth = coreParams.RabCommitWidth 644ff74867bSYangyu Chen def MaxUopSize = coreParams.MaxUopSize 645ff74867bSYangyu Chen def EnableRenameSnapshot = coreParams.EnableRenameSnapshot 646ff74867bSYangyu Chen def RenameSnapshotNum = coreParams.RenameSnapshotNum 647ff74867bSYangyu Chen def FtqSize = coreParams.FtqSize 648ff74867bSYangyu Chen def EnableLoadFastWakeUp = coreParams.EnableLoadFastWakeUp 649ff74867bSYangyu Chen def IntLogicRegs = coreParams.IntLogicRegs 650ff74867bSYangyu Chen def FpLogicRegs = coreParams.FpLogicRegs 651ff74867bSYangyu Chen def VecLogicRegs = coreParams.VecLogicRegs 652ff74867bSYangyu Chen def VCONFIG_IDX = coreParams.VCONFIG_IDX 653ff74867bSYangyu Chen def IntPhyRegs = coreParams.intPreg.numEntries 65460f0c5aeSxiaofeibao def FpPhyRegs = coreParams.fpPreg.numEntries 655ff74867bSYangyu Chen def VfPhyRegs = coreParams.vfPreg.numEntries 656ff74867bSYangyu Chen def MaxPhyPregs = IntPhyRegs max VfPhyRegs 657ff74867bSYangyu Chen def PhyRegIdxWidth = log2Up(IntPhyRegs) max log2Up(VfPhyRegs) 658ff74867bSYangyu Chen def RobSize = coreParams.RobSize 659ff74867bSYangyu Chen def RabSize = coreParams.RabSize 660ff74867bSYangyu Chen def VTypeBufferSize = coreParams.VTypeBufferSize 6616dbb4e08SXuan Hu /** 6626dbb4e08SXuan Hu * the minimum element length of vector elements 6636dbb4e08SXuan Hu */ 664a4d1b2d1Sgood-circle def minVecElen: Int = coreParams.minVecElen 6656dbb4e08SXuan Hu 6666dbb4e08SXuan Hu /** 6676dbb4e08SXuan Hu * the maximum number of elements in vector register 6686dbb4e08SXuan Hu */ 669a4d1b2d1Sgood-circle def maxElemPerVreg: Int = coreParams.maxElemPerVreg 6706dbb4e08SXuan Hu 671ff74867bSYangyu Chen def IntRefCounterWidth = log2Ceil(RobSize) 672ff74867bSYangyu Chen def LSQEnqWidth = coreParams.dpParams.LsDqDeqWidth 673ff74867bSYangyu Chen def LSQLdEnqWidth = LSQEnqWidth min backendParams.numLoadDp 674ff74867bSYangyu Chen def LSQStEnqWidth = LSQEnqWidth min backendParams.numStoreDp 675ff74867bSYangyu Chen def VirtualLoadQueueSize = coreParams.VirtualLoadQueueSize 676ff74867bSYangyu Chen def LoadQueueRARSize = coreParams.LoadQueueRARSize 677ff74867bSYangyu Chen def LoadQueueRAWSize = coreParams.LoadQueueRAWSize 678ff74867bSYangyu Chen def RollbackGroupSize = coreParams.RollbackGroupSize 679ff74867bSYangyu Chen def LoadQueueReplaySize = coreParams.LoadQueueReplaySize 680ff74867bSYangyu Chen def LoadUncacheBufferSize = coreParams.LoadUncacheBufferSize 681ff74867bSYangyu Chen def LoadQueueNWriteBanks = coreParams.LoadQueueNWriteBanks 682ff74867bSYangyu Chen def StoreQueueSize = coreParams.StoreQueueSize 683ff74867bSYangyu Chen def StoreQueueNWriteBanks = coreParams.StoreQueueNWriteBanks 684ff74867bSYangyu Chen def StoreQueueForwardWithMask = coreParams.StoreQueueForwardWithMask 685ff74867bSYangyu Chen def VlsQueueSize = coreParams.VlsQueueSize 686ff74867bSYangyu Chen def dpParams = coreParams.dpParams 6873b739f49SXuan Hu 688351e22f2SXuan Hu def MemIQSizeMax = backendParams.memSchdParams.get.issueBlockParams.map(_.numEntries).max 689351e22f2SXuan Hu def IQSizeMax = backendParams.allSchdParams.map(_.issueBlockParams.map(_.numEntries).max).max 690c7d010e5SXuan Hu 691ff74867bSYangyu Chen def NumRedirect = backendParams.numRedirect 692ff74867bSYangyu Chen def BackendRedirectNum = NumRedirect + 2 //2: ldReplay + Exception 693ff74867bSYangyu Chen def FtqRedirectAheadNum = NumRedirect 694ff74867bSYangyu Chen def LoadPipelineWidth = coreParams.LoadPipelineWidth 695ff74867bSYangyu Chen def StorePipelineWidth = coreParams.StorePipelineWidth 696ff74867bSYangyu Chen def VecLoadPipelineWidth = coreParams.VecLoadPipelineWidth 697ff74867bSYangyu Chen def VecStorePipelineWidth = coreParams.VecStorePipelineWidth 698ff74867bSYangyu Chen def VecMemSrcInWidth = coreParams.VecMemSrcInWidth 699ff74867bSYangyu Chen def VecMemInstWbWidth = coreParams.VecMemInstWbWidth 700ff74867bSYangyu Chen def VecMemDispatchWidth = coreParams.VecMemDispatchWidth 701a4d1b2d1Sgood-circle def VecMemDispatchMaxNumber = coreParams.VecMemDispatchMaxNumber 702ff74867bSYangyu Chen def StoreBufferSize = coreParams.StoreBufferSize 703ff74867bSYangyu Chen def StoreBufferThreshold = coreParams.StoreBufferThreshold 704ff74867bSYangyu Chen def EnsbufferWidth = coreParams.EnsbufferWidth 705ff74867bSYangyu Chen def LoadDependencyWidth = coreParams.LoadDependencyWidth 706a4d1b2d1Sgood-circle def VlMergeBufferSize = coreParams.VlMergeBufferSize 707a4d1b2d1Sgood-circle def VsMergeBufferSize = coreParams.VsMergeBufferSize 708a4d1b2d1Sgood-circle def UopWritebackWidth = coreParams.UopWritebackWidth 709a4d1b2d1Sgood-circle def VLUopWritebackWidth = coreParams.VLUopWritebackWidth 710a4d1b2d1Sgood-circle def VSUopWritebackWidth = coreParams.VSUopWritebackWidth 711a4d1b2d1Sgood-circle def SplitBufferSize = coreParams.SplitBufferSize 712a4d1b2d1Sgood-circle def VSegmentBufferSize = coreParams.VSegmentBufferSize 713ff74867bSYangyu Chen def UncacheBufferSize = coreParams.UncacheBufferSize 714ff74867bSYangyu Chen def EnableLoadToLoadForward = coreParams.EnableLoadToLoadForward 715ff74867bSYangyu Chen def EnableFastForward = coreParams.EnableFastForward 716ff74867bSYangyu Chen def EnableLdVioCheckAfterReset = coreParams.EnableLdVioCheckAfterReset 717ff74867bSYangyu Chen def EnableSoftPrefetchAfterReset = coreParams.EnableSoftPrefetchAfterReset 718ff74867bSYangyu Chen def EnableCacheErrorAfterReset = coreParams.EnableCacheErrorAfterReset 719ff74867bSYangyu Chen def EnableAccurateLoadError = coreParams.EnableAccurateLoadError 720ff74867bSYangyu Chen def EnableUncacheWriteOutstanding = coreParams.EnableUncacheWriteOutstanding 721ff74867bSYangyu Chen def EnableStorePrefetchAtIssue = coreParams.EnableStorePrefetchAtIssue 722ff74867bSYangyu Chen def EnableStorePrefetchAtCommit = coreParams.EnableStorePrefetchAtCommit 723ff74867bSYangyu Chen def EnableAtCommitMissTrigger = coreParams.EnableAtCommitMissTrigger 724ff74867bSYangyu Chen def EnableStorePrefetchSMS = coreParams.EnableStorePrefetchSMS 725ff74867bSYangyu Chen def EnableStorePrefetchSPB = coreParams.EnableStorePrefetchSPB 7261d260098SXuan Hu require(LoadPipelineWidth == backendParams.LdExuCnt, "LoadPipelineWidth must be equal exuParameters.LduCnt!") 7271d260098SXuan Hu require(StorePipelineWidth == backendParams.StaCnt, "StorePipelineWidth must be equal exuParameters.StuCnt!") 728ff74867bSYangyu Chen def Enable3Load3Store = (LoadPipelineWidth == 3 && StorePipelineWidth == 3) 729ff74867bSYangyu Chen def asidLen = coreParams.MMUAsidLen 730ff74867bSYangyu Chen def vmidLen = coreParams.MMUVmidLen 731ff74867bSYangyu Chen def BTLBWidth = coreParams.LoadPipelineWidth + coreParams.StorePipelineWidth 732ff74867bSYangyu Chen def refillBothTlb = coreParams.refillBothTlb 733ff74867bSYangyu Chen def iwpuParam = coreParams.iwpuParameters 734ff74867bSYangyu Chen def dwpuParam = coreParams.dwpuParameters 735ff74867bSYangyu Chen def itlbParams = coreParams.itlbParameters 736ff74867bSYangyu Chen def ldtlbParams = coreParams.ldtlbParameters 737ff74867bSYangyu Chen def sttlbParams = coreParams.sttlbParameters 738ff74867bSYangyu Chen def hytlbParams = coreParams.hytlbParameters 739ff74867bSYangyu Chen def pftlbParams = coreParams.pftlbParameters 740ff74867bSYangyu Chen def l2ToL1Params = coreParams.l2ToL1tlbParameters 741ff74867bSYangyu Chen def btlbParams = coreParams.btlbParameters 742ff74867bSYangyu Chen def l2tlbParams = coreParams.l2tlbParameters 743ff74867bSYangyu Chen def NumPerfCounters = coreParams.NumPerfCounters 7442225d46eSJiawei Lin 745ff74867bSYangyu Chen def instBytes = if (HasCExtension) 2 else 4 746ff74867bSYangyu Chen def instOffsetBits = log2Ceil(instBytes) 7472225d46eSJiawei Lin 748ff74867bSYangyu Chen def icacheParameters = coreParams.icacheParameters 749ff74867bSYangyu Chen def dcacheParameters = coreParams.dcacheParametersOpt.getOrElse(DCacheParameters()) 7502225d46eSJiawei Lin 751b899def8SWilliam Wang // dcache block cacheline when lr for LRSCCycles - LRSCBackOff cycles 752b899def8SWilliam Wang // for constrained LR/SC loop 753ff74867bSYangyu Chen def LRSCCycles = 64 754b899def8SWilliam Wang // for lr storm 755ff74867bSYangyu Chen def LRSCBackOff = 8 7562225d46eSJiawei Lin 7572225d46eSJiawei Lin // cache hierarchy configurations 758ff74867bSYangyu Chen def l1BusDataWidth = 256 7592225d46eSJiawei Lin 760de169c67SWilliam Wang // load violation predict 761ff74867bSYangyu Chen def ResetTimeMax2Pow = 20 //1078576 762ff74867bSYangyu Chen def ResetTimeMin2Pow = 10 //1024 763de169c67SWilliam Wang // wait table parameters 764ff74867bSYangyu Chen def WaitTableSize = 1024 765ff74867bSYangyu Chen def MemPredPCWidth = log2Up(WaitTableSize) 766ff74867bSYangyu Chen def LWTUse2BitCounter = true 767de169c67SWilliam Wang // store set parameters 768ff74867bSYangyu Chen def SSITSize = WaitTableSize 769ff74867bSYangyu Chen def LFSTSize = 32 770ff74867bSYangyu Chen def SSIDWidth = log2Up(LFSTSize) 771ff74867bSYangyu Chen def LFSTWidth = 4 772ff74867bSYangyu Chen def StoreSetEnable = true // LWT will be disabled if SS is enabled 773ff74867bSYangyu Chen def LFSTEnable = true 774cc4fb544Ssfencevma 775ff74867bSYangyu Chen def PCntIncrStep: Int = 6 776ff74867bSYangyu Chen def numPCntHc: Int = 25 777ff74867bSYangyu Chen def numPCntPtw: Int = 19 778cd365d4cSrvcoresjw 779ff74867bSYangyu Chen def numCSRPCntFrontend = 8 780ff74867bSYangyu Chen def numCSRPCntCtrl = 8 781ff74867bSYangyu Chen def numCSRPCntLsu = 8 782ff74867bSYangyu Chen def numCSRPCntHc = 5 783ff74867bSYangyu Chen def printEventCoding = true 784f7af4c74Schengguanghui 785f7af4c74Schengguanghui // Parameters for Sdtrig extension 786ff74867bSYangyu Chen protected def TriggerNum = 4 787ff74867bSYangyu Chen protected def TriggerChainMaxLength = 2 7882225d46eSJiawei Lin} 789