xref: /XiangShan/src/main/scala/xiangshan/Parameters.scala (revision 1f35da391af538f10346e5325ffa65061fb9fb23)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
172225d46eSJiawei Linpackage xiangshan
182225d46eSJiawei Lin
198891a219SYinan Xuimport org.chipsalliance.cde.config.{Field, Parameters}
202225d46eSJiawei Linimport chisel3._
212225d46eSJiawei Linimport chisel3.util._
2298c71602SJiawei Linimport huancun._
233b739f49SXuan Huimport system.SoCParamsKey
24730cfbc0SXuan Huimport xiangshan.backend.datapath.RdConfig._
25730cfbc0SXuan Huimport xiangshan.backend.datapath.WbConfig._
263b739f49SXuan Huimport xiangshan.backend.dispatch.DispatchParameters
27730cfbc0SXuan Huimport xiangshan.backend.exu.ExeUnitParams
28730cfbc0SXuan Huimport xiangshan.backend.fu.FuConfig._
29730cfbc0SXuan Huimport xiangshan.backend.issue.{IntScheduler, IssueBlockParams, MemScheduler, SchdBlockParams, SchedulerType, VfScheduler}
30730cfbc0SXuan Huimport xiangshan.backend.regfile.{IntPregParams, PregParams, VfPregParams}
31730cfbc0SXuan Huimport xiangshan.backend.BackendParams
323b739f49SXuan Huimport xiangshan.cache.DCacheParameters
33a1ea7f76SJiawei Linimport xiangshan.cache.prefetch._
34a1ea7f76SJiawei Linimport xiangshan.frontend.{BasePredictor, BranchPredictionResp, FTB, FakePredictor, RAS, Tage, ITTage, Tage_SC, FauFTB}
3560f966c8SGuokai Chenimport xiangshan.frontend.icache.ICacheParameters
363b739f49SXuan Huimport xiangshan.cache.mmu.{L2TLBParameters, TLBParameters}
373b739f49SXuan Huimport xiangshan.frontend._
383b739f49SXuan Huimport xiangshan.frontend.icache.ICacheParameters
393b739f49SXuan Hu
40d4aca96cSlqreimport freechips.rocketchip.diplomacy.AddressSet
412f30d658SYinan Xuimport system.SoCParamsKey
4298c71602SJiawei Linimport huancun._
4398c71602SJiawei Linimport huancun.debug._
4404665835SMaxpicca-Liimport xiangshan.cache.wpu.WPUParameters
4515ee59e4Swakafaimport coupledL2._
46bf35baadSXuan Huimport xiangshan.backend.datapath.WakeUpConfig
47289fc2f9SLinJiaweiimport xiangshan.mem.prefetch.{PrefetcherParams, SMSParams}
48289fc2f9SLinJiawei
49dd6c0695SLingrui98import scala.math.min
5034ab1ae9SJiawei Lin
5134ab1ae9SJiawei Lincase object XSTileKey extends Field[Seq[XSCoreParameters]]
5234ab1ae9SJiawei Lin
532225d46eSJiawei Lincase object XSCoreParamsKey extends Field[XSCoreParameters]
542225d46eSJiawei Lin
552225d46eSJiawei Lincase class XSCoreParameters
562225d46eSJiawei Lin(
572225d46eSJiawei Lin  HasPrefetch: Boolean = false,
582225d46eSJiawei Lin  HartId: Int = 0,
592225d46eSJiawei Lin  XLEN: Int = 64,
60deb6421eSHaojin Tang  VLEN: Int = 128,
61a8db15d8Sfdy  ELEN: Int = 64,
622225d46eSJiawei Lin  HasMExtension: Boolean = true,
632225d46eSJiawei Lin  HasCExtension: Boolean = true,
642225d46eSJiawei Lin  HasDiv: Boolean = true,
652225d46eSJiawei Lin  HasICache: Boolean = true,
662225d46eSJiawei Lin  HasDCache: Boolean = true,
672225d46eSJiawei Lin  AddrBits: Int = 64,
682225d46eSJiawei Lin  VAddrBits: Int = 39,
692225d46eSJiawei Lin  HasFPU: Boolean = true,
7035d1557aSZiyue Zhang  HasVPU: Boolean = true,
71ad3ba452Szhanglinjuan  HasCustomCSRCacheOp: Boolean = true,
722225d46eSJiawei Lin  FetchWidth: Int = 8,
7345f497a4Shappy-lx  AsidLength: Int = 16,
742225d46eSJiawei Lin  EnableBPU: Boolean = true,
752225d46eSJiawei Lin  EnableBPD: Boolean = true,
762225d46eSJiawei Lin  EnableRAS: Boolean = true,
772225d46eSJiawei Lin  EnableLB: Boolean = false,
782225d46eSJiawei Lin  EnableLoop: Boolean = true,
79e0f3968cSzoujr  EnableSC: Boolean = true,
802225d46eSJiawei Lin  EnbaleTlbDebug: Boolean = false,
812225d46eSJiawei Lin  EnableJal: Boolean = false,
8211d0c81dSLingrui98  EnableFauFTB: Boolean = true,
83f2aabf0dSLingrui98  UbtbGHRLength: Int = 4,
84c7fabd05SSteve Gou  // HistoryLength: Int = 512,
852f7b35ceSLingrui98  EnableGHistDiff: Boolean = true,
86ab0200c8SEaston Man  EnableCommitGHistDiff: Boolean = true,
87edc18578SLingrui98  UbtbSize: Int = 256,
88b37e4b45SLingrui98  FtbSize: Int = 2048,
890b8e1fd0SGuokai Chen  RasSize: Int = 16,
900b8e1fd0SGuokai Chen  RasSpecSize: Int = 32,
9177bef50aSGuokai Chen  RasCtrSize: Int = 3,
922225d46eSJiawei Lin  CacheLineSize: Int = 512,
93b37e4b45SLingrui98  FtbWays: Int = 4,
94dd6c0695SLingrui98  TageTableInfos: Seq[Tuple3[Int,Int,Int]] =
95dd6c0695SLingrui98  //       Sets  Hist   Tag
9651e26c03SLingrui98    // Seq(( 2048,    2,    8),
9751e26c03SLingrui98    //     ( 2048,    9,    8),
9851e26c03SLingrui98    //     ( 2048,   13,    8),
9951e26c03SLingrui98    //     ( 2048,   20,    8),
10051e26c03SLingrui98    //     ( 2048,   26,    8),
10151e26c03SLingrui98    //     ( 2048,   44,    8),
10251e26c03SLingrui98    //     ( 2048,   73,    8),
10351e26c03SLingrui98    //     ( 2048,  256,    8)),
10451e26c03SLingrui98    Seq(( 4096,    8,    8),
10551e26c03SLingrui98        ( 4096,   13,    8),
10651e26c03SLingrui98        ( 4096,   32,    8),
10751e26c03SLingrui98        ( 4096,  119,    8)),
108dd6c0695SLingrui98  ITTageTableInfos: Seq[Tuple3[Int,Int,Int]] =
109dd6c0695SLingrui98  //      Sets  Hist   Tag
11003c81005SLingrui98    Seq(( 256,    4,    9),
111527dc111SLingrui98        ( 256,    8,    9),
1123581d7d3SLingrui98        ( 512,   13,    9),
113527dc111SLingrui98        ( 512,   16,    9),
114f2aabf0dSLingrui98        ( 512,   32,    9)),
11582dc6ff8SLingrui98  SCNRows: Int = 512,
11682dc6ff8SLingrui98  SCNTables: Int = 4,
117dd6c0695SLingrui98  SCCtrBits: Int = 6,
11882dc6ff8SLingrui98  SCHistLens: Seq[Int] = Seq(0, 4, 10, 16),
119dd6c0695SLingrui98  numBr: Int = 2,
120bf358e08SLingrui98  branchPredictor: Function2[BranchPredictionResp, Parameters, Tuple2[Seq[BasePredictor], BranchPredictionResp]] =
121bf358e08SLingrui98    ((resp_in: BranchPredictionResp, p: Parameters) => {
12216a1cc4bSzoujr      val ftb = Module(new FTB()(p))
123c5e28a9aSLingrui98      val ubtb =Module(new FauFTB()(p))
1244813e060SLingrui98      // val bim = Module(new BIM()(p))
125bf358e08SLingrui98      val tage = Module(new Tage_SC()(p))
1264cd08aa8SLingrui98      val ras = Module(new RAS()(p))
12760f966c8SGuokai Chen      val ittage = Module(new ITTage()(p))
1284813e060SLingrui98      val preds = Seq(ubtb, tage, ftb, ittage, ras)
12916a1cc4bSzoujr      preds.map(_.io := DontCare)
13016a1cc4bSzoujr
13116a1cc4bSzoujr      // ubtb.io.resp_in(0)  := resp_in
13216a1cc4bSzoujr      // bim.io.resp_in(0)   := ubtb.io.resp
13316a1cc4bSzoujr      // btb.io.resp_in(0)   := bim.io.resp
13416a1cc4bSzoujr      // tage.io.resp_in(0)  := btb.io.resp
13516a1cc4bSzoujr      // loop.io.resp_in(0)  := tage.io.resp
1364813e060SLingrui98      ubtb.io.in.bits.resp_in(0) := resp_in
137c2d1ec7dSLingrui98      tage.io.in.bits.resp_in(0) := ubtb.io.out
138c2d1ec7dSLingrui98      ftb.io.in.bits.resp_in(0)  := tage.io.out
139c2d1ec7dSLingrui98      ittage.io.in.bits.resp_in(0)  := ftb.io.out
140c2d1ec7dSLingrui98      ras.io.in.bits.resp_in(0) := ittage.io.out
14116a1cc4bSzoujr
142c2d1ec7dSLingrui98      (preds, ras.io.out)
14316a1cc4bSzoujr    }),
144c157cf71SGuokai Chen  ICacheECCForceError: Boolean = false,
1452225d46eSJiawei Lin  IBufSize: Int = 48,
14644c9c1deSEaston Man  IBufNBank: Int = 6, // IBuffer bank amount, should divide IBufSize
1472225d46eSJiawei Lin  DecodeWidth: Int = 6,
1482225d46eSJiawei Lin  RenameWidth: Int = 6,
1492225d46eSJiawei Lin  CommitWidth: Int = 6,
15065df1368Sczw  MaxUopSize: Int = 65,
151fa7f2c26STang Haojin  EnableRenameSnapshot: Boolean = true,
152fa7f2c26STang Haojin  RenameSnapshotNum: Int = 4,
1535df4db2aSLingrui98  FtqSize: Int = 64,
1542225d46eSJiawei Lin  EnableLoadFastWakeUp: Boolean = true, // NOTE: not supported now, make it false
155a8db15d8Sfdy  IntLogicRegs: Int = 32,
156f2ea741cSzhanglinjuan  FpLogicRegs: Int = 32 + 1 + 1, // 1: I2F, 1: stride
157189ec863SzhanglyGit  VecLogicRegs: Int = 32 + 1 + 15, // 15: tmp, 1: vconfig
158189ec863SzhanglyGit  VCONFIG_IDX: Int = 32,
1597154d65eSYinan Xu  NRPhyRegs: Int = 192,
1608ff9f385SHaojin Tang  VirtualLoadQueueSize: Int = 72,
1618ff9f385SHaojin Tang  LoadQueueRARSize: Int = 72,
162e4f69d78Ssfencevma  LoadQueueRAWSize: Int = 64, // NOTE: make sure that LoadQueueRAWSize is power of 2.
163e4f69d78Ssfencevma  RollbackGroupSize: Int = 8,
16444cbc983Ssfencevma  LoadQueueReplaySize: Int = 72,
165e4f69d78Ssfencevma  LoadUncacheBufferSize: Int = 20,
166e4f69d78Ssfencevma  LoadQueueNWriteBanks: Int = 8, // NOTE: make sure that LoadQueueRARSize/LoadQueueRAWSize is divided by LoadQueueNWriteBanks
1672b4e8253SYinan Xu  StoreQueueSize: Int = 64,
168e4f69d78Ssfencevma  StoreQueueNWriteBanks: Int = 8, // NOTE: make sure that StoreQueueSize is divided by StoreQueueNWriteBanks
169e4f69d78Ssfencevma  StoreQueueForwardWithMask: Boolean = true,
170cea88ff8SWilliam Wang  VlsQueueSize: Int = 8,
171*1f35da39Sxiaofeibao-xjtu  RobSize: Int = 160,
172a8db15d8Sfdy  RabSize: Int = 256,
1734c7680e0SXuan Hu  VTypeBufferSize: Int = 64, // used to reorder vtype
174*1f35da39Sxiaofeibao-xjtu  IssueQueueSize: Int = 24,
1752225d46eSJiawei Lin  dpParams: DispatchParameters = DispatchParameters(
1762225d46eSJiawei Lin    IntDqSize = 16,
1772225d46eSJiawei Lin    FpDqSize = 16,
178b1a9bf2eSXuan Hu    LsDqSize = 18,
1793b739f49SXuan Hu    IntDqDeqWidth = 6,
1803b739f49SXuan Hu    FpDqDeqWidth = 6,
1813b739f49SXuan Hu    LsDqDeqWidth = 6,
1822225d46eSJiawei Lin  ),
1833b739f49SXuan Hu  intPreg: PregParams = IntPregParams(
1846f7be84aSXuan Hu    numEntries = 224,
18539c59369SXuan Hu    numRead = None,
18639c59369SXuan Hu    numWrite = None,
1872225d46eSJiawei Lin  ),
1883b739f49SXuan Hu  vfPreg: VfPregParams = VfPregParams(
18939c59369SXuan Hu    numEntries = 192,
19020a5248fSzhanglinjuan    numRead = Some(14),
19139c59369SXuan Hu    numWrite = None,
1923b739f49SXuan Hu  ),
193289fc2f9SLinJiawei  prefetcher: Option[PrefetcherParams] = Some(SMSParams()),
194a81cda24Ssfencevma  LoadPipelineWidth: Int = 3,
1952225d46eSJiawei Lin  StorePipelineWidth: Int = 2,
19620a5248fSzhanglinjuan  VecLoadPipelineWidth: Int = 2,
19720a5248fSzhanglinjuan  VecStorePipelineWidth: Int = 2,
198cea88ff8SWilliam Wang  VecMemSrcInWidth: Int = 2,
199cea88ff8SWilliam Wang  VecMemInstWbWidth: Int = 1,
200cea88ff8SWilliam Wang  VecMemDispatchWidth: Int = 1,
2012225d46eSJiawei Lin  StoreBufferSize: Int = 16,
20205f23f57SWilliam Wang  StoreBufferThreshold: Int = 7,
20346f74b57SHaojin Tang  EnsbufferWidth: Int = 2,
20420a5248fSzhanglinjuan  // ============ VLSU ============
20520a5248fSzhanglinjuan  UsQueueSize: Int = 8,
20620a5248fSzhanglinjuan  VlFlowSize: Int = 32,
20720a5248fSzhanglinjuan  VlUopSize: Int = 32,
208876b71fdSzhanglinjuan  VsFlowL1Size: Int = 128,
209876b71fdSzhanglinjuan  VsFlowL2Size: Int = 32,
21020a5248fSzhanglinjuan  VsUopSize: Int = 32,
21120a5248fSzhanglinjuan  // ==============================
21237225120Ssfencevma  UncacheBufferSize: Int = 4,
213cd2ff98bShappy-lx  EnableLoadToLoadForward: Boolean = false,
21414a67055Ssfencevma  EnableFastForward: Boolean = true,
215beabc72dSWilliam Wang  EnableLdVioCheckAfterReset: Boolean = true,
216026615fcSWilliam Wang  EnableSoftPrefetchAfterReset: Boolean = true,
217026615fcSWilliam Wang  EnableCacheErrorAfterReset: Boolean = true,
2186786cfb7SWilliam Wang  EnableAccurateLoadError: Boolean = true,
219e32bafbaSbugGenerator  EnableUncacheWriteOutstanding: Boolean = false,
2200d32f713Shappy-lx  EnableStorePrefetchAtIssue: Boolean = false,
2210d32f713Shappy-lx  EnableStorePrefetchAtCommit: Boolean = false,
2220d32f713Shappy-lx  EnableAtCommitMissTrigger: Boolean = true,
2230d32f713Shappy-lx  EnableStorePrefetchSMS: Boolean = false,
2240d32f713Shappy-lx  EnableStorePrefetchSPB: Boolean = false,
22545f497a4Shappy-lx  MMUAsidLen: Int = 16, // max is 16, 0 is not supported now
22662dfd6c3Shappy-lx  ReSelectLen: Int = 7, // load replay queue replay select counter len
22704665835SMaxpicca-Li  iwpuParameters: WPUParameters = WPUParameters(
22804665835SMaxpicca-Li    enWPU = false,
22904665835SMaxpicca-Li    algoName = "mmru",
23004665835SMaxpicca-Li    isICache = true,
23104665835SMaxpicca-Li  ),
23204665835SMaxpicca-Li  dwpuParameters: WPUParameters = WPUParameters(
23304665835SMaxpicca-Li    enWPU = false,
23404665835SMaxpicca-Li    algoName = "mmru",
23504665835SMaxpicca-Li    enCfPred = false,
23604665835SMaxpicca-Li    isICache = false,
23704665835SMaxpicca-Li  ),
238a0301c0dSLemover  itlbParameters: TLBParameters = TLBParameters(
239a0301c0dSLemover    name = "itlb",
240a0301c0dSLemover    fetchi = true,
241a0301c0dSLemover    useDmode = false,
242f9ac118cSHaoyuan Feng    NWays = 48,
243a0301c0dSLemover  ),
24434f9624dSguohongyu  itlbPortNum: Int = 2 + ICacheParameters().prefetchPipeNum + 1,
24534f9624dSguohongyu  ipmpPortNum: Int = 2 + ICacheParameters().prefetchPipeNum + 1,
246a0301c0dSLemover  ldtlbParameters: TLBParameters = TLBParameters(
247a0301c0dSLemover    name = "ldtlb",
248f9ac118cSHaoyuan Feng    NWays = 48,
24953b8f1a7SLemover    outReplace = false,
2505b7ef044SLemover    partialStaticPMP = true,
251f1fe8698SLemover    outsideRecvFlush = true,
2525cf62c1aSLemover    saveLevel = true
253a0301c0dSLemover  ),
254a0301c0dSLemover  sttlbParameters: TLBParameters = TLBParameters(
255a0301c0dSLemover    name = "sttlb",
256f9ac118cSHaoyuan Feng    NWays = 48,
25753b8f1a7SLemover    outReplace = false,
2585b7ef044SLemover    partialStaticPMP = true,
259f1fe8698SLemover    outsideRecvFlush = true,
2605cf62c1aSLemover    saveLevel = true
261a0301c0dSLemover  ),
2628f1fa9b1Ssfencevma  hytlbParameters: TLBParameters = TLBParameters(
2638f1fa9b1Ssfencevma    name = "hytlb",
264531c40faSsinceforYy    NWays = 48,
265531c40faSsinceforYy    outReplace = false,
2668f1fa9b1Ssfencevma    partialStaticPMP = true,
2678f1fa9b1Ssfencevma    outsideRecvFlush = true,
268531c40faSsinceforYy    saveLevel = true
2698f1fa9b1Ssfencevma  ),
270c8309e8aSHaoyuan Feng  pftlbParameters: TLBParameters = TLBParameters(
271c8309e8aSHaoyuan Feng    name = "pftlb",
272f9ac118cSHaoyuan Feng    NWays = 48,
273c8309e8aSHaoyuan Feng    outReplace = false,
274c8309e8aSHaoyuan Feng    partialStaticPMP = true,
275c8309e8aSHaoyuan Feng    outsideRecvFlush = true,
276c8309e8aSHaoyuan Feng    saveLevel = true
277c8309e8aSHaoyuan Feng  ),
278bf08468cSLemover  refillBothTlb: Boolean = false,
279a0301c0dSLemover  btlbParameters: TLBParameters = TLBParameters(
280a0301c0dSLemover    name = "btlb",
281f9ac118cSHaoyuan Feng    NWays = 48,
282a0301c0dSLemover  ),
2835854c1edSLemover  l2tlbParameters: L2TLBParameters = L2TLBParameters(),
2842225d46eSJiawei Lin  NumPerfCounters: Int = 16,
28505f23f57SWilliam Wang  icacheParameters: ICacheParameters = ICacheParameters(
28605f23f57SWilliam Wang    tagECC = Some("parity"),
28705f23f57SWilliam Wang    dataECC = Some("parity"),
28805f23f57SWilliam Wang    replacer = Some("setplru"),
2891d8f4dcbSJay    nMissEntries = 2,
2907052722fSJay    nProbeEntries = 2,
291cb93f2f2Sguohongyu    nPrefetchEntries = 12,
2929bba777eSssszwic    nPrefBufferEntries = 32,
29305f23f57SWilliam Wang  ),
2944f94c0c6SJiawei Lin  dcacheParametersOpt: Option[DCacheParameters] = Some(DCacheParameters(
29505f23f57SWilliam Wang    tagECC = Some("secded"),
29605f23f57SWilliam Wang    dataECC = Some("secded"),
29705f23f57SWilliam Wang    replacer = Some("setplru"),
29805f23f57SWilliam Wang    nMissEntries = 16,
299300ded30SWilliam Wang    nProbeEntries = 8,
3000d32f713Shappy-lx    nReleaseEntries = 18,
3010d32f713Shappy-lx    nMaxPrefetchEntry = 6,
3024f94c0c6SJiawei Lin  )),
30315ee59e4Swakafa  L2CacheParamsOpt: Option[L2Param] = Some(L2Param(
304a1ea7f76SJiawei Lin    name = "l2",
305a1ea7f76SJiawei Lin    ways = 8,
306a1ea7f76SJiawei Lin    sets = 1024, // default 512KB L2
30715ee59e4Swakafa    prefetch = Some(coupledL2.prefetch.PrefetchReceiverParams())
3084f94c0c6SJiawei Lin  )),
309d5be5d19SJiawei Lin  L2NBanks: Int = 1,
310a1ea7f76SJiawei Lin  usePTWRepeater: Boolean = false,
311e0374b1cSHaoyuan Feng  softTLB: Boolean = false, // dpi-c l1tlb debug only
312e0374b1cSHaoyuan Feng  softPTW: Boolean = false, // dpi-c l2tlb debug only
3135afdf73cSHaoyuan Feng  softPTWDelay: Int = 1
3142225d46eSJiawei Lin){
315b52d4755SXuan Hu  def vlWidth = log2Up(VLEN) + 1
316b52d4755SXuan Hu
317c7fabd05SSteve Gou  val allHistLens = SCHistLens ++ ITTageTableInfos.map(_._2) ++ TageTableInfos.map(_._2) :+ UbtbGHRLength
318c7fabd05SSteve Gou  val HistoryLength = allHistLens.max + numBr * FtqSize + 9 // 256 for the predictor configs now
319c7fabd05SSteve Gou
32039c59369SXuan Hu  val intSchdParams = {
3213b739f49SXuan Hu    implicit val schdType: SchedulerType = IntScheduler()
3223b739f49SXuan Hu    SchdBlockParams(Seq(
3233b739f49SXuan Hu      IssueBlockParams(Seq(
324e66fe2b1SZifei Zhang        ExeUnitParams("ALU0", Seq(AluCfg), Seq(IntWB(port = 0, 0)), Seq(Seq(IntRD(0, 0)), Seq(IntRD(1, 0)))),
325e66fe2b1SZifei Zhang        ExeUnitParams("ALU1", Seq(AluCfg), Seq(IntWB(port = 1, 0)), Seq(Seq(IntRD(2, 0)), Seq(IntRD(3, 0)))),
326c3f2c6faSXuan Hu      ), numEntries = IssueQueueSize, numEnq = 2),
327cde70b38SzhanglyGit      IssueBlockParams(Seq(
328e66fe2b1SZifei Zhang        ExeUnitParams("MUL0", Seq(AluCfg, MulCfg, BkuCfg), Seq(IntWB(port = 2, 0)), Seq(Seq(IntRD(4, 0)), Seq(IntRD(5, 0)))),
329e66fe2b1SZifei Zhang        ExeUnitParams("MUL1", Seq(AluCfg, MulCfg, BkuCfg), Seq(IntWB(port = 3, 0)), Seq(Seq(IntRD(6, 0)), Seq(IntRD(7, 0)))),
330c3f2c6faSXuan Hu      ), numEntries = IssueQueueSize, numEnq = 2),
3313b739f49SXuan Hu      IssueBlockParams(Seq(
3328e07eff1SXuan Hu        ExeUnitParams("BJU0", Seq(BrhCfg), Seq(), Seq(Seq(IntRD(8, 0)), Seq(IntRD(9, 0)))),
333ee44d327SXuan Hu        ExeUnitParams("BJU1", Seq(BrhCfg), Seq(), Seq(Seq(IntRD(10, 0)), Seq(IntRD(12, 1)))),
334c3f2c6faSXuan Hu      ), numEntries = IssueQueueSize, numEnq = 2),
3353b739f49SXuan Hu      IssueBlockParams(Seq(
336c838dea1SXuan Hu        ExeUnitParams("BJU2", Seq(BrhCfg), Seq(), Seq(Seq(IntRD(11, 0)), Seq(IntRD(7, 1)))),
337e869f1f3SXuan Hu      ), numEntries = IssueQueueSize / 2, numEnq = 1),
3383b739f49SXuan Hu      IssueBlockParams(Seq(
339*1f35da39Sxiaofeibao-xjtu        ExeUnitParams("IMISC0", Seq(VSetRiWiCfg, I2fCfg, I2vCfg, VSetRiWvfCfg, JmpCfg, CsrCfg, FenceCfg), Seq(IntWB(port = 4, 1), VfWB(4, 1)), Seq(Seq(IntRD(5, 1)), Seq(IntRD(3, 1)))),
340ee44d327SXuan Hu        ExeUnitParams("IDIV0", Seq(DivCfg), Seq(IntWB(port = 7, 1)), Seq(Seq(IntRD(1, Int.MaxValue)), Seq(IntRD(9, Int.MaxValue)))),
341c3f2c6faSXuan Hu      ), numEntries = IssueQueueSize, numEnq = 2),
3423b739f49SXuan Hu    ),
3433b739f49SXuan Hu      numPregs = intPreg.numEntries,
3443b739f49SXuan Hu      numDeqOutside = 0,
3453b739f49SXuan Hu      schdType = schdType,
3463b739f49SXuan Hu      rfDataWidth = intPreg.dataCfg.dataWidth,
3473b739f49SXuan Hu      numUopIn = dpParams.IntDqDeqWidth,
3483b739f49SXuan Hu    )
3493b739f49SXuan Hu  }
35039c59369SXuan Hu  val vfSchdParams = {
3513b739f49SXuan Hu    implicit val schdType: SchedulerType = VfScheduler()
3523b739f49SXuan Hu    SchdBlockParams(Seq(
3533b739f49SXuan Hu      IssueBlockParams(Seq(
354*1f35da39Sxiaofeibao-xjtu        ExeUnitParams("VFEX0", Seq(VfaluCfg, VfmaCfg, VialuCfg, VppuCfg, F2fCfg, F2iCfg, VSetRvfWvfCfg), Seq(VfWB(port = 0, 0), IntWB(port = 0, 1)), Seq(Seq(VfRD(1, 0)), Seq(VfRD(2, 0)), Seq(VfRD(3, 0)), Seq(VfRD(4, 0)), Seq(VfRD(5, 0)))),
355c3f2c6faSXuan Hu      ), numEntries = IssueQueueSize, numEnq = 2),
3563b739f49SXuan Hu      IssueBlockParams(Seq(
357*1f35da39Sxiaofeibao-xjtu        ExeUnitParams("VFEX1", Seq(VfaluCfg, VfmaCfg, VimacCfg, VipuCfg, F2vCfg, VfcvtCfg), Seq(VfWB(port = 1, 0), IntWB(port = 8, 0)), Seq(Seq(VfRD(7, 0)), Seq(VfRD(8, 0)), Seq(VfRD(9, 0)), Seq(VfRD(10, 0)), Seq(VfRD(11, 0)))),
358*1f35da39Sxiaofeibao-xjtu        ExeUnitParams("VFEX2", Seq(VfdivCfg, VidivCfg), Seq(VfWB(port = 2, 0)), Seq(Seq(VfRD(7, 0)), Seq(VfRD(8, 0)), Seq(VfRD(9, 0)), Seq(VfRD(10, 0)), Seq(VfRD(11, 0)))),
3599d3cebe7Schengguanghui      ), numEntries = IssueQueueSize, numEnq = 2),
3603b739f49SXuan Hu    ),
3613b739f49SXuan Hu      numPregs = vfPreg.numEntries,
3623b739f49SXuan Hu      numDeqOutside = 0,
3633b739f49SXuan Hu      schdType = schdType,
3643b739f49SXuan Hu      rfDataWidth = vfPreg.dataCfg.dataWidth,
3653b739f49SXuan Hu      numUopIn = dpParams.FpDqDeqWidth,
3663b739f49SXuan Hu    )
3673b739f49SXuan Hu  }
36839c59369SXuan Hu
36939c59369SXuan Hu  val memSchdParams = {
3703b739f49SXuan Hu    implicit val schdType: SchedulerType = MemScheduler()
3713b739f49SXuan Hu    val rfDataWidth = 64
3722225d46eSJiawei Lin
3733b739f49SXuan Hu    SchdBlockParams(Seq(
3743b739f49SXuan Hu      IssueBlockParams(Seq(
375b133b458SXuan Hu        ExeUnitParams("STA0", Seq(StaCfg), Seq(), Seq(Seq(IntRD(3, 1)))),
3768f1fa9b1Ssfencevma      ), numEntries = IssueQueueSize, numEnq = 2),
377b133b458SXuan Hu      IssueBlockParams(Seq(
378670870b3SXuan Hu        ExeUnitParams("HYU0", Seq(HyldaCfg, HystaCfg, MouCfg), Seq(IntWB(5, 0), VfWB(5, 0)), Seq(Seq(IntRD(6, 0)))),
379670870b3SXuan Hu        ExeUnitParams("HYU1", Seq(FakeHystaCfg), Seq(), Seq()), // fake unit, used to create a new writeback port
3808f1fa9b1Ssfencevma      ), numEntries = IssueQueueSize, numEnq = 2),
3813b739f49SXuan Hu      IssueBlockParams(Seq(
382e77d3114SHaojin Tang        ExeUnitParams("LDU0", Seq(LduCfg), Seq(IntWB(6, 0), VfWB(6, 0)), Seq(Seq(IntRD(12, 0)))),
383e77d3114SHaojin Tang      ), numEntries = IssueQueueSize, numEnq = 2),
384e77d3114SHaojin Tang      IssueBlockParams(Seq(
3859f002cc0SXuan Hu        ExeUnitParams("LDU1", Seq(LduCfg), Seq(IntWB(7, 0), VfWB(7, 0)), Seq(Seq(IntRD(13, 0)))),
386ecfc6f16SXuan Hu      ), numEntries = IssueQueueSize, numEnq = 2),
387a81cda24Ssfencevma      IssueBlockParams(Seq(
3889f002cc0SXuan Hu        ExeUnitParams("VLSU0", Seq(VlduCfg, VstuCfg), Seq(VfWB(3, 0)), Seq(Seq(VfRD(1, 0)), Seq(VfRD(2, 0)), Seq(VfRD(3, 0)), Seq(VfRD(4, 0)), Seq(VfRD(5, 0)))),
389c3f2c6faSXuan Hu      ), numEntries = IssueQueueSize, numEnq = 2),
390ecfc6f16SXuan Hu      IssueBlockParams(Seq(
39140324d61SXuan Hu        ExeUnitParams("STD0", Seq(StdCfg, MoudCfg), Seq(), Seq(Seq(IntRD(13, 1), VfRD(6, 0)))),
392ecfc6f16SXuan Hu        ExeUnitParams("STD1", Seq(StdCfg, MoudCfg), Seq(), Seq(Seq(IntRD(5, 1), VfRD(10, Int.MaxValue)))),
39397b279b9SXuan Hu      ), numEntries = IssueQueueSize, numEnq = 4),
3943b739f49SXuan Hu    ),
395141a6449SXuan Hu      numPregs = intPreg.numEntries max vfPreg.numEntries,
3963b739f49SXuan Hu      numDeqOutside = 0,
3973b739f49SXuan Hu      schdType = schdType,
3983b739f49SXuan Hu      rfDataWidth = rfDataWidth,
3993b739f49SXuan Hu      numUopIn = dpParams.LsDqDeqWidth,
4003b739f49SXuan Hu    )
4013b739f49SXuan Hu  }
4022225d46eSJiawei Lin
403bf35baadSXuan Hu  def PregIdxWidthMax = intPreg.addrWidth max vfPreg.addrWidth
404bf35baadSXuan Hu
405bf35baadSXuan Hu  def iqWakeUpParams = {
406bf35baadSXuan Hu    Seq(
407c0b91ca1SHaojin Tang      WakeUpConfig(
4089faa51afSxiaofeibao-xjtu        Seq("ALU0", "ALU1", "MUL0", "MUL1", "LDU0", "LDU1", "HYU0") ->
4098f1fa9b1Ssfencevma        Seq("ALU0", "ALU1", "MUL0", "MUL1", "BJU0", "BJU1", "BJU2", "LDU0", "LDU1", "STA0", "STD0", "STD1", "HYU0")
410c0b91ca1SHaojin Tang      ),
411*1f35da39Sxiaofeibao-xjtu      WakeUpConfig(Seq("IMISC0") -> Seq("VFEX0","VFEX1")),
412c0b91ca1SHaojin Tang    ).flatten
413bf35baadSXuan Hu  }
414bf35baadSXuan Hu
415bf35baadSXuan Hu  def backendParams: BackendParams = backend.BackendParams(
416bf35baadSXuan Hu    Map(
4173b739f49SXuan Hu      IntScheduler() -> intSchdParams,
4183b739f49SXuan Hu      VfScheduler() -> vfSchdParams,
4193b739f49SXuan Hu      MemScheduler() -> memSchdParams,
420bf35baadSXuan Hu    ),
421bf35baadSXuan Hu    Seq(
4223b739f49SXuan Hu      intPreg,
4233b739f49SXuan Hu      vfPreg,
424bf35baadSXuan Hu    ),
425bf35baadSXuan Hu    iqWakeUpParams,
426bf35baadSXuan Hu  )
4272225d46eSJiawei Lin}
4282225d46eSJiawei Lin
4292225d46eSJiawei Lincase object DebugOptionsKey extends Field[DebugOptions]
4302225d46eSJiawei Lin
4312225d46eSJiawei Lincase class DebugOptions
4322225d46eSJiawei Lin(
4331545277aSYinan Xu  FPGAPlatform: Boolean = false,
4341545277aSYinan Xu  EnableDifftest: Boolean = false,
435cbe9a847SYinan Xu  AlwaysBasicDiff: Boolean = true,
4361545277aSYinan Xu  EnableDebug: Boolean = false,
4372225d46eSJiawei Lin  EnablePerfDebug: Boolean = true,
438eb163ef0SHaojin Tang  UseDRAMSim: Boolean = false,
439047e34f9SMaxpicca-Li  EnableConstantin: Boolean = false,
44062129679Swakafa  EnableChiselDB: Boolean = false,
44162129679Swakafa  AlwaysBasicDB: Boolean = true,
442e66fe2b1SZifei Zhang  EnableTopDown: Boolean = false,
443ec9e6512Swakafa  EnableRollingDB: Boolean = false
4442225d46eSJiawei Lin)
4452225d46eSJiawei Lin
4462225d46eSJiawei Lintrait HasXSParameter {
4472225d46eSJiawei Lin
4482225d46eSJiawei Lin  implicit val p: Parameters
4492225d46eSJiawei Lin
4502f30d658SYinan Xu  val PAddrBits = p(SoCParamsKey).PAddrBits // PAddrBits is Phyical Memory addr bits
4512f30d658SYinan Xu
4522225d46eSJiawei Lin  val coreParams = p(XSCoreParamsKey)
4532225d46eSJiawei Lin  val env = p(DebugOptionsKey)
4542225d46eSJiawei Lin
4552225d46eSJiawei Lin  val XLEN = coreParams.XLEN
456deb6421eSHaojin Tang  val VLEN = coreParams.VLEN
457a8db15d8Sfdy  val ELEN = coreParams.ELEN
4582225d46eSJiawei Lin  val minFLen = 32
4592225d46eSJiawei Lin  val fLen = 64
4602225d46eSJiawei Lin  def xLen = XLEN
4612225d46eSJiawei Lin
4622225d46eSJiawei Lin  val HasMExtension = coreParams.HasMExtension
4632225d46eSJiawei Lin  val HasCExtension = coreParams.HasCExtension
4642225d46eSJiawei Lin  val HasDiv = coreParams.HasDiv
4652225d46eSJiawei Lin  val HasIcache = coreParams.HasICache
4662225d46eSJiawei Lin  val HasDcache = coreParams.HasDCache
4672225d46eSJiawei Lin  val AddrBits = coreParams.AddrBits // AddrBits is used in some cases
4682225d46eSJiawei Lin  val VAddrBits = coreParams.VAddrBits // VAddrBits is Virtual Memory addr bits
46945f497a4Shappy-lx  val AsidLength = coreParams.AsidLength
470a760aeb0Shappy-lx  val ReSelectLen = coreParams.ReSelectLen
4712225d46eSJiawei Lin  val AddrBytes = AddrBits / 8 // unused
4722225d46eSJiawei Lin  val DataBits = XLEN
4732225d46eSJiawei Lin  val DataBytes = DataBits / 8
474cdbff57cSHaoyuan Feng  val VDataBytes = VLEN / 8
4752225d46eSJiawei Lin  val HasFPU = coreParams.HasFPU
4760ba52110SZiyue Zhang  val HasVPU = coreParams.HasVPU
477ad3ba452Szhanglinjuan  val HasCustomCSRCacheOp = coreParams.HasCustomCSRCacheOp
4782225d46eSJiawei Lin  val FetchWidth = coreParams.FetchWidth
4792225d46eSJiawei Lin  val PredictWidth = FetchWidth * (if (HasCExtension) 2 else 1)
4802225d46eSJiawei Lin  val EnableBPU = coreParams.EnableBPU
4812225d46eSJiawei Lin  val EnableBPD = coreParams.EnableBPD // enable backing predictor(like Tage) in BPUStage3
4822225d46eSJiawei Lin  val EnableRAS = coreParams.EnableRAS
4832225d46eSJiawei Lin  val EnableLB = coreParams.EnableLB
4842225d46eSJiawei Lin  val EnableLoop = coreParams.EnableLoop
4852225d46eSJiawei Lin  val EnableSC = coreParams.EnableSC
4862225d46eSJiawei Lin  val EnbaleTlbDebug = coreParams.EnbaleTlbDebug
4872225d46eSJiawei Lin  val HistoryLength = coreParams.HistoryLength
48886d9c530SLingrui98  val EnableGHistDiff = coreParams.EnableGHistDiff
489ab0200c8SEaston Man  val EnableCommitGHistDiff = coreParams.EnableCommitGHistDiff
490f2aabf0dSLingrui98  val UbtbGHRLength = coreParams.UbtbGHRLength
491b37e4b45SLingrui98  val UbtbSize = coreParams.UbtbSize
49211d0c81dSLingrui98  val EnableFauFTB = coreParams.EnableFauFTB
493b37e4b45SLingrui98  val FtbSize = coreParams.FtbSize
494b37e4b45SLingrui98  val FtbWays = coreParams.FtbWays
4952225d46eSJiawei Lin  val RasSize = coreParams.RasSize
496c89b4642SGuokai Chen  val RasSpecSize = coreParams.RasSpecSize
497c89b4642SGuokai Chen  val RasCtrSize = coreParams.RasCtrSize
49816a1cc4bSzoujr
499bf358e08SLingrui98  def getBPDComponents(resp_in: BranchPredictionResp, p: Parameters) = {
500bf358e08SLingrui98    coreParams.branchPredictor(resp_in, p)
50116a1cc4bSzoujr  }
502dd6c0695SLingrui98  val numBr = coreParams.numBr
503dd6c0695SLingrui98  val TageTableInfos = coreParams.TageTableInfos
504cb4f77ceSLingrui98  val TageBanks = coreParams.numBr
505dd6c0695SLingrui98  val SCNRows = coreParams.SCNRows
506dd6c0695SLingrui98  val SCCtrBits = coreParams.SCCtrBits
50734ed6fbcSLingrui98  val SCHistLens = coreParams.SCHistLens
50834ed6fbcSLingrui98  val SCNTables = coreParams.SCNTables
509dd6c0695SLingrui98
51034ed6fbcSLingrui98  val SCTableInfos = Seq.fill(SCNTables)((SCNRows, SCCtrBits)) zip SCHistLens map {
51134ed6fbcSLingrui98    case ((n, cb), h) => (n, cb, h)
512dd6c0695SLingrui98  }
513dd6c0695SLingrui98  val ITTageTableInfos = coreParams.ITTageTableInfos
514dd6c0695SLingrui98  type FoldedHistoryInfo = Tuple2[Int, Int]
515dd6c0695SLingrui98  val foldedGHistInfos =
5164813e060SLingrui98    (TageTableInfos.map{ case (nRows, h, t) =>
517dd6c0695SLingrui98      if (h > 0)
5184813e060SLingrui98        Set((h, min(log2Ceil(nRows/numBr), h)), (h, min(h, t)), (h, min(h, t-1)))
519dd6c0695SLingrui98      else
520dd6c0695SLingrui98        Set[FoldedHistoryInfo]()
5214813e060SLingrui98    }.reduce(_++_).toSet ++
52234ed6fbcSLingrui98    SCTableInfos.map{ case (nRows, _, h) =>
523dd6c0695SLingrui98      if (h > 0)
524e992912cSLingrui98        Set((h, min(log2Ceil(nRows/TageBanks), h)))
525dd6c0695SLingrui98      else
526dd6c0695SLingrui98        Set[FoldedHistoryInfo]()
52734ed6fbcSLingrui98    }.reduce(_++_).toSet ++
528dd6c0695SLingrui98    ITTageTableInfos.map{ case (nRows, h, t) =>
529dd6c0695SLingrui98      if (h > 0)
530dd6c0695SLingrui98        Set((h, min(log2Ceil(nRows), h)), (h, min(h, t)), (h, min(h, t-1)))
531dd6c0695SLingrui98      else
532dd6c0695SLingrui98        Set[FoldedHistoryInfo]()
533527dc111SLingrui98    }.reduce(_++_) ++
534527dc111SLingrui98      Set[FoldedHistoryInfo]((UbtbGHRLength, log2Ceil(UbtbSize)))
535527dc111SLingrui98    ).toList
53616a1cc4bSzoujr
537c7fabd05SSteve Gou
538c7fabd05SSteve Gou
5392225d46eSJiawei Lin  val CacheLineSize = coreParams.CacheLineSize
5402225d46eSJiawei Lin  val CacheLineHalfWord = CacheLineSize / 16
5412225d46eSJiawei Lin  val ExtHistoryLength = HistoryLength + 64
542c157cf71SGuokai Chen  val ICacheECCForceError = coreParams.ICacheECCForceError
5432225d46eSJiawei Lin  val IBufSize = coreParams.IBufSize
54444c9c1deSEaston Man  val IBufNBank = coreParams.IBufNBank
5452225d46eSJiawei Lin  val DecodeWidth = coreParams.DecodeWidth
5462225d46eSJiawei Lin  val RenameWidth = coreParams.RenameWidth
5472225d46eSJiawei Lin  val CommitWidth = coreParams.CommitWidth
548d91483a6Sfdy  val MaxUopSize = coreParams.MaxUopSize
549fa7f2c26STang Haojin  val EnableRenameSnapshot = coreParams.EnableRenameSnapshot
550fa7f2c26STang Haojin  val RenameSnapshotNum = coreParams.RenameSnapshotNum
5512225d46eSJiawei Lin  val FtqSize = coreParams.FtqSize
5522225d46eSJiawei Lin  val EnableLoadFastWakeUp = coreParams.EnableLoadFastWakeUp
553d91483a6Sfdy  val IntLogicRegs = coreParams.IntLogicRegs
554d91483a6Sfdy  val FpLogicRegs = coreParams.FpLogicRegs
555d91483a6Sfdy  val VecLogicRegs = coreParams.VecLogicRegs
556fe60541bSXuan Hu  val VCONFIG_IDX = coreParams.VCONFIG_IDX
55739c59369SXuan Hu  val IntPhyRegs = coreParams.intPreg.numEntries
55839c59369SXuan Hu  val VfPhyRegs = coreParams.vfPreg.numEntries
55983ba63b3SXuan Hu  val MaxPhyPregs = IntPhyRegs max VfPhyRegs
56039c59369SXuan Hu  val PhyRegIdxWidth = log2Up(IntPhyRegs) max log2Up(VfPhyRegs)
5619aca92b9SYinan Xu  val RobSize = coreParams.RobSize
562a8db15d8Sfdy  val RabSize = coreParams.RabSize
5634c7680e0SXuan Hu  val VTypeBufferSize = coreParams.VTypeBufferSize
56470224bf6SYinan Xu  val IntRefCounterWidth = log2Ceil(RobSize)
56554dc1a5aSXuan Hu  val LSQEnqWidth = coreParams.dpParams.LsDqDeqWidth
566d97a1af7SXuan Hu  val LSQLdEnqWidth = LSQEnqWidth min backendParams.numLoadDp
567d97a1af7SXuan Hu  val LSQStEnqWidth = LSQEnqWidth min backendParams.numStoreDp
568e4f69d78Ssfencevma  val VirtualLoadQueueSize = coreParams.VirtualLoadQueueSize
569e4f69d78Ssfencevma  val LoadQueueRARSize = coreParams.LoadQueueRARSize
570e4f69d78Ssfencevma  val LoadQueueRAWSize = coreParams.LoadQueueRAWSize
571e4f69d78Ssfencevma  val RollbackGroupSize = coreParams.RollbackGroupSize
572e4f69d78Ssfencevma  val LoadQueueReplaySize = coreParams.LoadQueueReplaySize
573e4f69d78Ssfencevma  val LoadUncacheBufferSize = coreParams.LoadUncacheBufferSize
5740a992150SWilliam Wang  val LoadQueueNWriteBanks = coreParams.LoadQueueNWriteBanks
5752225d46eSJiawei Lin  val StoreQueueSize = coreParams.StoreQueueSize
5760a992150SWilliam Wang  val StoreQueueNWriteBanks = coreParams.StoreQueueNWriteBanks
577e4f69d78Ssfencevma  val StoreQueueForwardWithMask = coreParams.StoreQueueForwardWithMask
578cea88ff8SWilliam Wang  val VlsQueueSize = coreParams.VlsQueueSize
5792225d46eSJiawei Lin  val dpParams = coreParams.dpParams
5803b739f49SXuan Hu
5813b739f49SXuan Hu  def backendParams: BackendParams = coreParams.backendParams
582351e22f2SXuan Hu  def MemIQSizeMax = backendParams.memSchdParams.get.issueBlockParams.map(_.numEntries).max
583351e22f2SXuan Hu  def IQSizeMax = backendParams.allSchdParams.map(_.issueBlockParams.map(_.numEntries).max).max
584c7d010e5SXuan Hu
5856ce10964SXuan Hu  val NumRedirect = backendParams.numRedirect
5869342624fSGao-Zeyu  val BackendRedirectNum = NumRedirect + 2 //2: ldReplay + Exception
58742dddaceSXuan Hu  val FtqRedirectAheadNum = NumRedirect
5882225d46eSJiawei Lin  val LoadPipelineWidth = coreParams.LoadPipelineWidth
5892225d46eSJiawei Lin  val StorePipelineWidth = coreParams.StorePipelineWidth
59020a5248fSzhanglinjuan  val VecLoadPipelineWidth = coreParams.VecLoadPipelineWidth
59120a5248fSzhanglinjuan  val VecStorePipelineWidth = coreParams.VecStorePipelineWidth
592cea88ff8SWilliam Wang  val VecMemSrcInWidth = coreParams.VecMemSrcInWidth
593cea88ff8SWilliam Wang  val VecMemInstWbWidth = coreParams.VecMemInstWbWidth
594cea88ff8SWilliam Wang  val VecMemDispatchWidth = coreParams.VecMemDispatchWidth
5952225d46eSJiawei Lin  val StoreBufferSize = coreParams.StoreBufferSize
59605f23f57SWilliam Wang  val StoreBufferThreshold = coreParams.StoreBufferThreshold
59746f74b57SHaojin Tang  val EnsbufferWidth = coreParams.EnsbufferWidth
59820a5248fSzhanglinjuan  val UsQueueSize = coreParams.UsQueueSize
59920a5248fSzhanglinjuan  val VlFlowSize = coreParams.VlFlowSize
60020a5248fSzhanglinjuan  val VlUopSize = coreParams.VlUopSize
601876b71fdSzhanglinjuan  val VsFlowL1Size = coreParams.VsFlowL1Size
602876b71fdSzhanglinjuan  val VsFlowL2Size = coreParams.VsFlowL2Size
60320a5248fSzhanglinjuan  val VsUopSize = coreParams.VsUopSize
60437225120Ssfencevma  val UncacheBufferSize = coreParams.UncacheBufferSize
60564886eefSWilliam Wang  val EnableLoadToLoadForward = coreParams.EnableLoadToLoadForward
6063db2cf75SWilliam Wang  val EnableFastForward = coreParams.EnableFastForward
60767682d05SWilliam Wang  val EnableLdVioCheckAfterReset = coreParams.EnableLdVioCheckAfterReset
608026615fcSWilliam Wang  val EnableSoftPrefetchAfterReset = coreParams.EnableSoftPrefetchAfterReset
609026615fcSWilliam Wang  val EnableCacheErrorAfterReset = coreParams.EnableCacheErrorAfterReset
6106786cfb7SWilliam Wang  val EnableAccurateLoadError = coreParams.EnableAccurateLoadError
61137225120Ssfencevma  val EnableUncacheWriteOutstanding = coreParams.EnableUncacheWriteOutstanding
6120d32f713Shappy-lx  val EnableStorePrefetchAtIssue = coreParams.EnableStorePrefetchAtIssue
6130d32f713Shappy-lx  val EnableStorePrefetchAtCommit = coreParams.EnableStorePrefetchAtCommit
6140d32f713Shappy-lx  val EnableAtCommitMissTrigger = coreParams.EnableAtCommitMissTrigger
6150d32f713Shappy-lx  val EnableStorePrefetchSMS = coreParams.EnableStorePrefetchSMS
6160d32f713Shappy-lx  val EnableStorePrefetchSPB = coreParams.EnableStorePrefetchSPB
61745f497a4Shappy-lx  val asidLen = coreParams.MMUAsidLen
618a0301c0dSLemover  val BTLBWidth = coreParams.LoadPipelineWidth + coreParams.StorePipelineWidth
619bf08468cSLemover  val refillBothTlb = coreParams.refillBothTlb
62004665835SMaxpicca-Li  val iwpuParam = coreParams.iwpuParameters
62104665835SMaxpicca-Li  val dwpuParam = coreParams.dwpuParameters
622a0301c0dSLemover  val itlbParams = coreParams.itlbParameters
623a0301c0dSLemover  val ldtlbParams = coreParams.ldtlbParameters
624a0301c0dSLemover  val sttlbParams = coreParams.sttlbParameters
6258f1fa9b1Ssfencevma  val hytlbParams = coreParams.hytlbParameters
626c8309e8aSHaoyuan Feng  val pftlbParams = coreParams.pftlbParameters
627a0301c0dSLemover  val btlbParams = coreParams.btlbParameters
6285854c1edSLemover  val l2tlbParams = coreParams.l2tlbParameters
6292225d46eSJiawei Lin  val NumPerfCounters = coreParams.NumPerfCounters
6302225d46eSJiawei Lin
6312225d46eSJiawei Lin  val instBytes = if (HasCExtension) 2 else 4
6322225d46eSJiawei Lin  val instOffsetBits = log2Ceil(instBytes)
6332225d46eSJiawei Lin
63405f23f57SWilliam Wang  val icacheParameters = coreParams.icacheParameters
6354f94c0c6SJiawei Lin  val dcacheParameters = coreParams.dcacheParametersOpt.getOrElse(DCacheParameters())
6362225d46eSJiawei Lin
637b899def8SWilliam Wang  // dcache block cacheline when lr for LRSCCycles - LRSCBackOff cycles
638b899def8SWilliam Wang  // for constrained LR/SC loop
639b899def8SWilliam Wang  val LRSCCycles = 64
640b899def8SWilliam Wang  // for lr storm
641b899def8SWilliam Wang  val LRSCBackOff = 8
6422225d46eSJiawei Lin
6432225d46eSJiawei Lin  // cache hierarchy configurations
6442225d46eSJiawei Lin  val l1BusDataWidth = 256
6452225d46eSJiawei Lin
646de169c67SWilliam Wang  // load violation predict
647de169c67SWilliam Wang  val ResetTimeMax2Pow = 20 //1078576
648de169c67SWilliam Wang  val ResetTimeMin2Pow = 10 //1024
649de169c67SWilliam Wang  // wait table parameters
650de169c67SWilliam Wang  val WaitTableSize = 1024
651de169c67SWilliam Wang  val MemPredPCWidth = log2Up(WaitTableSize)
652de169c67SWilliam Wang  val LWTUse2BitCounter = true
653de169c67SWilliam Wang  // store set parameters
654de169c67SWilliam Wang  val SSITSize = WaitTableSize
655de169c67SWilliam Wang  val LFSTSize = 32
656de169c67SWilliam Wang  val SSIDWidth = log2Up(LFSTSize)
657de169c67SWilliam Wang  val LFSTWidth = 4
658de169c67SWilliam Wang  val StoreSetEnable = true // LWT will be disabled if SS is enabled
6591548ca99SHaojin Tang  val LFSTEnable = true
660cc4fb544Ssfencevma
661cd365d4cSrvcoresjw  val PCntIncrStep: Int = 6
662cd365d4cSrvcoresjw  val numPCntHc: Int = 25
663cd365d4cSrvcoresjw  val numPCntPtw: Int = 19
664cd365d4cSrvcoresjw
665cd365d4cSrvcoresjw  val numCSRPCntFrontend = 8
666cd365d4cSrvcoresjw  val numCSRPCntCtrl     = 8
667cd365d4cSrvcoresjw  val numCSRPCntLsu      = 8
668cd365d4cSrvcoresjw  val numCSRPCntHc       = 5
6699a128342SHaoyuan Feng  val printEventCoding   = true
670f7af4c74Schengguanghui
671f7af4c74Schengguanghui  // Parameters for Sdtrig extension
672f7af4c74Schengguanghui  protected val TriggerNum = 4
673f7af4c74Schengguanghui  protected val TriggerChainMaxLength = 2
6742225d46eSJiawei Lin}
675