1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 172225d46eSJiawei Linpackage xiangshan 182225d46eSJiawei Lin 192225d46eSJiawei Linimport chipsalliance.rocketchip.config.{Field, Parameters} 202225d46eSJiawei Linimport chisel3._ 212225d46eSJiawei Linimport chisel3.util._ 222225d46eSJiawei Linimport xiangshan.backend.exu._ 232225d46eSJiawei Linimport xiangshan.backend.dispatch.DispatchParameters 241f0e2dc7SJiawei Linimport xiangshan.cache.DCacheParameters 25a1ea7f76SJiawei Linimport xiangshan.cache.prefetch._ 26*11d0c81dSLingrui98import xiangshan.frontend.{BasePredictor, BranchPredictionResp, FTB, FakePredictor, MicroBTB, RAS, Tage, ITTage, Tage_SC, FauFTB} 271d8f4dcbSJayimport xiangshan.frontend.icache.ICacheParameters 2898c71602SJiawei Linimport xiangshan.cache.mmu.{L2TLBParameters, TLBParameters} 29d4aca96cSlqreimport freechips.rocketchip.diplomacy.AddressSet 302f30d658SYinan Xuimport system.SoCParamsKey 3198c71602SJiawei Linimport huancun._ 3298c71602SJiawei Linimport huancun.debug._ 33dd6c0695SLingrui98import scala.math.min 3434ab1ae9SJiawei Lin 3534ab1ae9SJiawei Lincase object XSTileKey extends Field[Seq[XSCoreParameters]] 3634ab1ae9SJiawei Lin 372225d46eSJiawei Lincase object XSCoreParamsKey extends Field[XSCoreParameters] 382225d46eSJiawei Lin 392225d46eSJiawei Lincase class XSCoreParameters 402225d46eSJiawei Lin( 412225d46eSJiawei Lin HasPrefetch: Boolean = false, 422225d46eSJiawei Lin HartId: Int = 0, 432225d46eSJiawei Lin XLEN: Int = 64, 442225d46eSJiawei Lin HasMExtension: Boolean = true, 452225d46eSJiawei Lin HasCExtension: Boolean = true, 462225d46eSJiawei Lin HasDiv: Boolean = true, 472225d46eSJiawei Lin HasICache: Boolean = true, 482225d46eSJiawei Lin HasDCache: Boolean = true, 492225d46eSJiawei Lin AddrBits: Int = 64, 502225d46eSJiawei Lin VAddrBits: Int = 39, 512225d46eSJiawei Lin HasFPU: Boolean = true, 52ad3ba452Szhanglinjuan HasCustomCSRCacheOp: Boolean = true, 532225d46eSJiawei Lin FetchWidth: Int = 8, 5445f497a4Shappy-lx AsidLength: Int = 16, 552225d46eSJiawei Lin EnableBPU: Boolean = true, 562225d46eSJiawei Lin EnableBPD: Boolean = true, 572225d46eSJiawei Lin EnableRAS: Boolean = true, 582225d46eSJiawei Lin EnableLB: Boolean = false, 592225d46eSJiawei Lin EnableLoop: Boolean = true, 60e0f3968cSzoujr EnableSC: Boolean = true, 612225d46eSJiawei Lin EnbaleTlbDebug: Boolean = false, 622225d46eSJiawei Lin EnableJal: Boolean = false, 632225d46eSJiawei Lin EnableUBTB: Boolean = true, 64*11d0c81dSLingrui98 EnableFauFTB: Boolean = true, 65f2aabf0dSLingrui98 UbtbGHRLength: Int = 4, 66c7fabd05SSteve Gou // HistoryLength: Int = 512, 672f7b35ceSLingrui98 EnableGHistDiff: Boolean = true, 68edc18578SLingrui98 UbtbSize: Int = 256, 69b37e4b45SLingrui98 FtbSize: Int = 2048, 70ba4cf515SLingrui98 RasSize: Int = 32, 712225d46eSJiawei Lin CacheLineSize: Int = 512, 72b37e4b45SLingrui98 FtbWays: Int = 4, 73dd6c0695SLingrui98 TageTableInfos: Seq[Tuple3[Int,Int,Int]] = 74dd6c0695SLingrui98 // Sets Hist Tag 7551e26c03SLingrui98 // Seq(( 2048, 2, 8), 7651e26c03SLingrui98 // ( 2048, 9, 8), 7751e26c03SLingrui98 // ( 2048, 13, 8), 7851e26c03SLingrui98 // ( 2048, 20, 8), 7951e26c03SLingrui98 // ( 2048, 26, 8), 8051e26c03SLingrui98 // ( 2048, 44, 8), 8151e26c03SLingrui98 // ( 2048, 73, 8), 8251e26c03SLingrui98 // ( 2048, 256, 8)), 8351e26c03SLingrui98 Seq(( 4096, 8, 8), 8451e26c03SLingrui98 ( 4096, 13, 8), 8551e26c03SLingrui98 ( 4096, 32, 8), 8651e26c03SLingrui98 ( 4096, 119, 8)), 87dd6c0695SLingrui98 ITTageTableInfos: Seq[Tuple3[Int,Int,Int]] = 88dd6c0695SLingrui98 // Sets Hist Tag 8903c81005SLingrui98 Seq(( 256, 4, 9), 90527dc111SLingrui98 ( 256, 8, 9), 913581d7d3SLingrui98 ( 512, 13, 9), 92527dc111SLingrui98 ( 512, 16, 9), 93f2aabf0dSLingrui98 ( 512, 32, 9)), 9482dc6ff8SLingrui98 SCNRows: Int = 512, 9582dc6ff8SLingrui98 SCNTables: Int = 4, 96dd6c0695SLingrui98 SCCtrBits: Int = 6, 9782dc6ff8SLingrui98 SCHistLens: Seq[Int] = Seq(0, 4, 10, 16), 98dd6c0695SLingrui98 numBr: Int = 2, 99bf358e08SLingrui98 branchPredictor: Function2[BranchPredictionResp, Parameters, Tuple2[Seq[BasePredictor], BranchPredictionResp]] = 100bf358e08SLingrui98 ((resp_in: BranchPredictionResp, p: Parameters) => { 10116a1cc4bSzoujr val ftb = Module(new FTB()(p)) 102*11d0c81dSLingrui98 val ubtb = 103*11d0c81dSLingrui98 if (p(XSCoreParamsKey).EnableFauFTB) Module(new FauFTB()(p)) 104*11d0c81dSLingrui98 else Module(new MicroBTB()(p)) 1054813e060SLingrui98 // val bim = Module(new BIM()(p)) 106bf358e08SLingrui98 val tage = Module(new Tage_SC()(p)) 1074cd08aa8SLingrui98 val ras = Module(new RAS()(p)) 10860f966c8SGuokai Chen val ittage = Module(new ITTage()(p)) 1094813e060SLingrui98 val preds = Seq(ubtb, tage, ftb, ittage, ras) 11016a1cc4bSzoujr preds.map(_.io := DontCare) 11116a1cc4bSzoujr 11216a1cc4bSzoujr // ubtb.io.resp_in(0) := resp_in 11316a1cc4bSzoujr // bim.io.resp_in(0) := ubtb.io.resp 11416a1cc4bSzoujr // btb.io.resp_in(0) := bim.io.resp 11516a1cc4bSzoujr // tage.io.resp_in(0) := btb.io.resp 11616a1cc4bSzoujr // loop.io.resp_in(0) := tage.io.resp 1174813e060SLingrui98 ubtb.io.in.bits.resp_in(0) := resp_in 118c2d1ec7dSLingrui98 tage.io.in.bits.resp_in(0) := ubtb.io.out 119c2d1ec7dSLingrui98 ftb.io.in.bits.resp_in(0) := tage.io.out 120c2d1ec7dSLingrui98 ittage.io.in.bits.resp_in(0) := ftb.io.out 121c2d1ec7dSLingrui98 ras.io.in.bits.resp_in(0) := ittage.io.out 12216a1cc4bSzoujr 123c2d1ec7dSLingrui98 (preds, ras.io.out) 12416a1cc4bSzoujr }), 1252225d46eSJiawei Lin IBufSize: Int = 48, 1262225d46eSJiawei Lin DecodeWidth: Int = 6, 1272225d46eSJiawei Lin RenameWidth: Int = 6, 1282225d46eSJiawei Lin CommitWidth: Int = 6, 1295df4db2aSLingrui98 FtqSize: Int = 64, 1302225d46eSJiawei Lin EnableLoadFastWakeUp: Boolean = true, // NOTE: not supported now, make it false 1312225d46eSJiawei Lin IssQueSize: Int = 16, 1327154d65eSYinan Xu NRPhyRegs: Int = 192, 1332b4e8253SYinan Xu LoadQueueSize: Int = 80, 1342b4e8253SYinan Xu StoreQueueSize: Int = 64, 1357154d65eSYinan Xu RobSize: Int = 256, 1362225d46eSJiawei Lin dpParams: DispatchParameters = DispatchParameters( 1372225d46eSJiawei Lin IntDqSize = 16, 1382225d46eSJiawei Lin FpDqSize = 16, 1392225d46eSJiawei Lin LsDqSize = 16, 1402225d46eSJiawei Lin IntDqDeqWidth = 4, 1412225d46eSJiawei Lin FpDqDeqWidth = 4, 1422225d46eSJiawei Lin LsDqDeqWidth = 4 1432225d46eSJiawei Lin ), 1442225d46eSJiawei Lin exuParameters: ExuParameters = ExuParameters( 1452225d46eSJiawei Lin JmpCnt = 1, 1462225d46eSJiawei Lin AluCnt = 4, 1472225d46eSJiawei Lin MulCnt = 0, 1482225d46eSJiawei Lin MduCnt = 2, 1492225d46eSJiawei Lin FmacCnt = 4, 1502225d46eSJiawei Lin FmiscCnt = 2, 1512225d46eSJiawei Lin FmiscDivSqrtCnt = 0, 1522225d46eSJiawei Lin LduCnt = 2, 1532225d46eSJiawei Lin StuCnt = 2 1542225d46eSJiawei Lin ), 1552225d46eSJiawei Lin LoadPipelineWidth: Int = 2, 1562225d46eSJiawei Lin StorePipelineWidth: Int = 2, 1572225d46eSJiawei Lin StoreBufferSize: Int = 16, 15805f23f57SWilliam Wang StoreBufferThreshold: Int = 7, 15946f74b57SHaojin Tang EnsbufferWidth: Int = 2, 160c837faaaSWilliam Wang EnableLoadToLoadForward: Boolean = true, 161a98b054bSWilliam Wang EnableFastForward: Boolean = false, 162beabc72dSWilliam Wang EnableLdVioCheckAfterReset: Boolean = true, 163026615fcSWilliam Wang EnableSoftPrefetchAfterReset: Boolean = true, 164026615fcSWilliam Wang EnableCacheErrorAfterReset: Boolean = true, 1656786cfb7SWilliam Wang EnableAccurateLoadError: Boolean = true, 16645f497a4Shappy-lx MMUAsidLen: Int = 16, // max is 16, 0 is not supported now 167a0301c0dSLemover itlbParameters: TLBParameters = TLBParameters( 168a0301c0dSLemover name = "itlb", 169a0301c0dSLemover fetchi = true, 170a0301c0dSLemover useDmode = false, 171fa086d5eSLemover normalNWays = 32, 172a0301c0dSLemover normalReplacer = Some("plru"), 173fa086d5eSLemover superNWays = 4, 174f1fe8698SLemover superReplacer = Some("plru") 175a0301c0dSLemover ), 176a0301c0dSLemover ldtlbParameters: TLBParameters = TLBParameters( 177a0301c0dSLemover name = "ldtlb", 17806082082SLemover normalNSets = 64, 179a0301c0dSLemover normalNWays = 1, 180a0301c0dSLemover normalAssociative = "sa", 181a0301c0dSLemover normalReplacer = Some("setplru"), 18206082082SLemover superNWays = 16, 183a0301c0dSLemover normalAsVictim = true, 18453b8f1a7SLemover outReplace = false, 1855b7ef044SLemover partialStaticPMP = true, 186f1fe8698SLemover outsideRecvFlush = true, 1875cf62c1aSLemover saveLevel = true 188a0301c0dSLemover ), 189a0301c0dSLemover sttlbParameters: TLBParameters = TLBParameters( 190a0301c0dSLemover name = "sttlb", 19106082082SLemover normalNSets = 64, 192a0301c0dSLemover normalNWays = 1, 193a0301c0dSLemover normalAssociative = "sa", 194a0301c0dSLemover normalReplacer = Some("setplru"), 19506082082SLemover superNWays = 16, 196a0301c0dSLemover normalAsVictim = true, 19753b8f1a7SLemover outReplace = false, 1985b7ef044SLemover partialStaticPMP = true, 199f1fe8698SLemover outsideRecvFlush = true, 2005cf62c1aSLemover saveLevel = true 201a0301c0dSLemover ), 202bf08468cSLemover refillBothTlb: Boolean = false, 203a0301c0dSLemover btlbParameters: TLBParameters = TLBParameters( 204a0301c0dSLemover name = "btlb", 205a0301c0dSLemover normalNSets = 1, 206a0301c0dSLemover normalNWays = 64, 207a0301c0dSLemover superNWays = 4, 208a0301c0dSLemover ), 2095854c1edSLemover l2tlbParameters: L2TLBParameters = L2TLBParameters(), 2102225d46eSJiawei Lin NumPerfCounters: Int = 16, 21105f23f57SWilliam Wang icacheParameters: ICacheParameters = ICacheParameters( 21205f23f57SWilliam Wang tagECC = Some("parity"), 21305f23f57SWilliam Wang dataECC = Some("parity"), 21405f23f57SWilliam Wang replacer = Some("setplru"), 2151d8f4dcbSJay nMissEntries = 2, 2167052722fSJay nProbeEntries = 2, 217a108d429SJay nPrefetchEntries = 2, 218a108d429SJay hasPrefetch = true, 21905f23f57SWilliam Wang ), 2204f94c0c6SJiawei Lin dcacheParametersOpt: Option[DCacheParameters] = Some(DCacheParameters( 22105f23f57SWilliam Wang tagECC = Some("secded"), 22205f23f57SWilliam Wang dataECC = Some("secded"), 22305f23f57SWilliam Wang replacer = Some("setplru"), 22405f23f57SWilliam Wang nMissEntries = 16, 225300ded30SWilliam Wang nProbeEntries = 8, 226300ded30SWilliam Wang nReleaseEntries = 18 2274f94c0c6SJiawei Lin )), 2284f94c0c6SJiawei Lin L2CacheParamsOpt: Option[HCCacheParameters] = Some(HCCacheParameters( 229a1ea7f76SJiawei Lin name = "l2", 230a1ea7f76SJiawei Lin level = 2, 231a1ea7f76SJiawei Lin ways = 8, 232a1ea7f76SJiawei Lin sets = 1024, // default 512KB L2 233a1ea7f76SJiawei Lin prefetch = Some(huancun.prefetch.BOPParameters()) 2344f94c0c6SJiawei Lin )), 235d5be5d19SJiawei Lin L2NBanks: Int = 1, 236a1ea7f76SJiawei Lin usePTWRepeater: Boolean = false, 2374f94c0c6SJiawei Lin softPTW: Boolean = false // dpi-c debug only 2382225d46eSJiawei Lin){ 239c7fabd05SSteve Gou val allHistLens = SCHistLens ++ ITTageTableInfos.map(_._2) ++ TageTableInfos.map(_._2) :+ UbtbGHRLength 240c7fabd05SSteve Gou val HistoryLength = allHistLens.max + numBr * FtqSize + 9 // 256 for the predictor configs now 241c7fabd05SSteve Gou 2422225d46eSJiawei Lin val loadExuConfigs = Seq.fill(exuParameters.LduCnt)(LdExeUnitCfg) 2437154d65eSYinan Xu val storeExuConfigs = Seq.fill(exuParameters.StuCnt)(StaExeUnitCfg) ++ Seq.fill(exuParameters.StuCnt)(StdExeUnitCfg) 2442225d46eSJiawei Lin 24585b4cd54SYinan Xu val intExuConfigs = (Seq.fill(exuParameters.AluCnt)(AluExeUnitCfg) ++ 2467154d65eSYinan Xu Seq.fill(exuParameters.MduCnt)(MulDivExeUnitCfg) :+ JumpCSRExeUnitCfg) 2472225d46eSJiawei Lin 2482225d46eSJiawei Lin val fpExuConfigs = 2492225d46eSJiawei Lin Seq.fill(exuParameters.FmacCnt)(FmacExeUnitCfg) ++ 2502225d46eSJiawei Lin Seq.fill(exuParameters.FmiscCnt)(FmiscExeUnitCfg) 2512225d46eSJiawei Lin 2522225d46eSJiawei Lin val exuConfigs: Seq[ExuConfig] = intExuConfigs ++ fpExuConfigs ++ loadExuConfigs ++ storeExuConfigs 2532225d46eSJiawei Lin} 2542225d46eSJiawei Lin 2552225d46eSJiawei Lincase object DebugOptionsKey extends Field[DebugOptions] 2562225d46eSJiawei Lin 2572225d46eSJiawei Lincase class DebugOptions 2582225d46eSJiawei Lin( 2591545277aSYinan Xu FPGAPlatform: Boolean = false, 2601545277aSYinan Xu EnableDifftest: Boolean = false, 261cbe9a847SYinan Xu AlwaysBasicDiff: Boolean = true, 2621545277aSYinan Xu EnableDebug: Boolean = false, 2632225d46eSJiawei Lin EnablePerfDebug: Boolean = true, 2642225d46eSJiawei Lin UseDRAMSim: Boolean = false 2652225d46eSJiawei Lin) 2662225d46eSJiawei Lin 2672225d46eSJiawei Lintrait HasXSParameter { 2682225d46eSJiawei Lin 2692225d46eSJiawei Lin implicit val p: Parameters 2702225d46eSJiawei Lin 2712f30d658SYinan Xu val PAddrBits = p(SoCParamsKey).PAddrBits // PAddrBits is Phyical Memory addr bits 2722f30d658SYinan Xu 2732225d46eSJiawei Lin val coreParams = p(XSCoreParamsKey) 2742225d46eSJiawei Lin val env = p(DebugOptionsKey) 2752225d46eSJiawei Lin 2762225d46eSJiawei Lin val XLEN = coreParams.XLEN 2772225d46eSJiawei Lin val minFLen = 32 2782225d46eSJiawei Lin val fLen = 64 2792225d46eSJiawei Lin def xLen = XLEN 2802225d46eSJiawei Lin 2812225d46eSJiawei Lin val HasMExtension = coreParams.HasMExtension 2822225d46eSJiawei Lin val HasCExtension = coreParams.HasCExtension 2832225d46eSJiawei Lin val HasDiv = coreParams.HasDiv 2842225d46eSJiawei Lin val HasIcache = coreParams.HasICache 2852225d46eSJiawei Lin val HasDcache = coreParams.HasDCache 2862225d46eSJiawei Lin val AddrBits = coreParams.AddrBits // AddrBits is used in some cases 2872225d46eSJiawei Lin val VAddrBits = coreParams.VAddrBits // VAddrBits is Virtual Memory addr bits 28845f497a4Shappy-lx val AsidLength = coreParams.AsidLength 2892225d46eSJiawei Lin val AddrBytes = AddrBits / 8 // unused 2902225d46eSJiawei Lin val DataBits = XLEN 2912225d46eSJiawei Lin val DataBytes = DataBits / 8 2922225d46eSJiawei Lin val HasFPU = coreParams.HasFPU 293ad3ba452Szhanglinjuan val HasCustomCSRCacheOp = coreParams.HasCustomCSRCacheOp 2942225d46eSJiawei Lin val FetchWidth = coreParams.FetchWidth 2952225d46eSJiawei Lin val PredictWidth = FetchWidth * (if (HasCExtension) 2 else 1) 2962225d46eSJiawei Lin val EnableBPU = coreParams.EnableBPU 2972225d46eSJiawei Lin val EnableBPD = coreParams.EnableBPD // enable backing predictor(like Tage) in BPUStage3 2982225d46eSJiawei Lin val EnableRAS = coreParams.EnableRAS 2992225d46eSJiawei Lin val EnableLB = coreParams.EnableLB 3002225d46eSJiawei Lin val EnableLoop = coreParams.EnableLoop 3012225d46eSJiawei Lin val EnableSC = coreParams.EnableSC 3022225d46eSJiawei Lin val EnbaleTlbDebug = coreParams.EnbaleTlbDebug 3032225d46eSJiawei Lin val HistoryLength = coreParams.HistoryLength 30486d9c530SLingrui98 val EnableGHistDiff = coreParams.EnableGHistDiff 305f2aabf0dSLingrui98 val UbtbGHRLength = coreParams.UbtbGHRLength 306b37e4b45SLingrui98 val UbtbSize = coreParams.UbtbSize 307*11d0c81dSLingrui98 val EnableFauFTB = coreParams.EnableFauFTB 308b37e4b45SLingrui98 val FtbSize = coreParams.FtbSize 309b37e4b45SLingrui98 val FtbWays = coreParams.FtbWays 3102225d46eSJiawei Lin val RasSize = coreParams.RasSize 31116a1cc4bSzoujr 312bf358e08SLingrui98 def getBPDComponents(resp_in: BranchPredictionResp, p: Parameters) = { 313bf358e08SLingrui98 coreParams.branchPredictor(resp_in, p) 31416a1cc4bSzoujr } 315dd6c0695SLingrui98 val numBr = coreParams.numBr 316dd6c0695SLingrui98 val TageTableInfos = coreParams.TageTableInfos 317cb4f77ceSLingrui98 val TageBanks = coreParams.numBr 318dd6c0695SLingrui98 val SCNRows = coreParams.SCNRows 319dd6c0695SLingrui98 val SCCtrBits = coreParams.SCCtrBits 32034ed6fbcSLingrui98 val SCHistLens = coreParams.SCHistLens 32134ed6fbcSLingrui98 val SCNTables = coreParams.SCNTables 322dd6c0695SLingrui98 32334ed6fbcSLingrui98 val SCTableInfos = Seq.fill(SCNTables)((SCNRows, SCCtrBits)) zip SCHistLens map { 32434ed6fbcSLingrui98 case ((n, cb), h) => (n, cb, h) 325dd6c0695SLingrui98 } 326dd6c0695SLingrui98 val ITTageTableInfos = coreParams.ITTageTableInfos 327dd6c0695SLingrui98 type FoldedHistoryInfo = Tuple2[Int, Int] 328dd6c0695SLingrui98 val foldedGHistInfos = 3294813e060SLingrui98 (TageTableInfos.map{ case (nRows, h, t) => 330dd6c0695SLingrui98 if (h > 0) 3314813e060SLingrui98 Set((h, min(log2Ceil(nRows/numBr), h)), (h, min(h, t)), (h, min(h, t-1))) 332dd6c0695SLingrui98 else 333dd6c0695SLingrui98 Set[FoldedHistoryInfo]() 3344813e060SLingrui98 }.reduce(_++_).toSet ++ 33534ed6fbcSLingrui98 SCTableInfos.map{ case (nRows, _, h) => 336dd6c0695SLingrui98 if (h > 0) 337e992912cSLingrui98 Set((h, min(log2Ceil(nRows/TageBanks), h))) 338dd6c0695SLingrui98 else 339dd6c0695SLingrui98 Set[FoldedHistoryInfo]() 34034ed6fbcSLingrui98 }.reduce(_++_).toSet ++ 341dd6c0695SLingrui98 ITTageTableInfos.map{ case (nRows, h, t) => 342dd6c0695SLingrui98 if (h > 0) 343dd6c0695SLingrui98 Set((h, min(log2Ceil(nRows), h)), (h, min(h, t)), (h, min(h, t-1))) 344dd6c0695SLingrui98 else 345dd6c0695SLingrui98 Set[FoldedHistoryInfo]() 346527dc111SLingrui98 }.reduce(_++_) ++ 347527dc111SLingrui98 Set[FoldedHistoryInfo]((UbtbGHRLength, log2Ceil(UbtbSize))) 348527dc111SLingrui98 ).toList 34916a1cc4bSzoujr 350c7fabd05SSteve Gou 351c7fabd05SSteve Gou 3522225d46eSJiawei Lin val CacheLineSize = coreParams.CacheLineSize 3532225d46eSJiawei Lin val CacheLineHalfWord = CacheLineSize / 16 3542225d46eSJiawei Lin val ExtHistoryLength = HistoryLength + 64 3552225d46eSJiawei Lin val IBufSize = coreParams.IBufSize 3562225d46eSJiawei Lin val DecodeWidth = coreParams.DecodeWidth 3572225d46eSJiawei Lin val RenameWidth = coreParams.RenameWidth 3582225d46eSJiawei Lin val CommitWidth = coreParams.CommitWidth 3592225d46eSJiawei Lin val FtqSize = coreParams.FtqSize 3602225d46eSJiawei Lin val IssQueSize = coreParams.IssQueSize 3612225d46eSJiawei Lin val EnableLoadFastWakeUp = coreParams.EnableLoadFastWakeUp 3622225d46eSJiawei Lin val NRPhyRegs = coreParams.NRPhyRegs 3632225d46eSJiawei Lin val PhyRegIdxWidth = log2Up(NRPhyRegs) 3649aca92b9SYinan Xu val RobSize = coreParams.RobSize 36570224bf6SYinan Xu val IntRefCounterWidth = log2Ceil(RobSize) 3662225d46eSJiawei Lin val LoadQueueSize = coreParams.LoadQueueSize 3672225d46eSJiawei Lin val StoreQueueSize = coreParams.StoreQueueSize 3682225d46eSJiawei Lin val dpParams = coreParams.dpParams 3692225d46eSJiawei Lin val exuParameters = coreParams.exuParameters 3702225d46eSJiawei Lin val NRMemReadPorts = exuParameters.LduCnt + 2 * exuParameters.StuCnt 371acd4a4e3SYinan Xu val NRIntReadPorts = 2 * exuParameters.AluCnt + NRMemReadPorts 372acd4a4e3SYinan Xu val NRIntWritePorts = exuParameters.AluCnt + exuParameters.MduCnt + exuParameters.LduCnt 373acd4a4e3SYinan Xu val NRFpReadPorts = 3 * exuParameters.FmacCnt + exuParameters.StuCnt 374acd4a4e3SYinan Xu val NRFpWritePorts = exuParameters.FpExuCnt + exuParameters.LduCnt 3752225d46eSJiawei Lin val LoadPipelineWidth = coreParams.LoadPipelineWidth 3762225d46eSJiawei Lin val StorePipelineWidth = coreParams.StorePipelineWidth 3772225d46eSJiawei Lin val StoreBufferSize = coreParams.StoreBufferSize 37805f23f57SWilliam Wang val StoreBufferThreshold = coreParams.StoreBufferThreshold 37946f74b57SHaojin Tang val EnsbufferWidth = coreParams.EnsbufferWidth 38064886eefSWilliam Wang val EnableLoadToLoadForward = coreParams.EnableLoadToLoadForward 3813db2cf75SWilliam Wang val EnableFastForward = coreParams.EnableFastForward 38267682d05SWilliam Wang val EnableLdVioCheckAfterReset = coreParams.EnableLdVioCheckAfterReset 383026615fcSWilliam Wang val EnableSoftPrefetchAfterReset = coreParams.EnableSoftPrefetchAfterReset 384026615fcSWilliam Wang val EnableCacheErrorAfterReset = coreParams.EnableCacheErrorAfterReset 3856786cfb7SWilliam Wang val EnableAccurateLoadError = coreParams.EnableAccurateLoadError 38645f497a4Shappy-lx val asidLen = coreParams.MMUAsidLen 387a0301c0dSLemover val BTLBWidth = coreParams.LoadPipelineWidth + coreParams.StorePipelineWidth 388bf08468cSLemover val refillBothTlb = coreParams.refillBothTlb 389a0301c0dSLemover val itlbParams = coreParams.itlbParameters 390a0301c0dSLemover val ldtlbParams = coreParams.ldtlbParameters 391a0301c0dSLemover val sttlbParams = coreParams.sttlbParameters 392a0301c0dSLemover val btlbParams = coreParams.btlbParameters 3935854c1edSLemover val l2tlbParams = coreParams.l2tlbParameters 3942225d46eSJiawei Lin val NumPerfCounters = coreParams.NumPerfCounters 3952225d46eSJiawei Lin 396cd365d4cSrvcoresjw val NumRs = (exuParameters.JmpCnt+1)/2 + (exuParameters.AluCnt+1)/2 + (exuParameters.MulCnt+1)/2 + 397cd365d4cSrvcoresjw (exuParameters.MduCnt+1)/2 + (exuParameters.FmacCnt+1)/2 + + (exuParameters.FmiscCnt+1)/2 + 398cd365d4cSrvcoresjw (exuParameters.FmiscDivSqrtCnt+1)/2 + (exuParameters.LduCnt+1)/2 + 39946f74b57SHaojin Tang (exuParameters.StuCnt+1)/2 + (exuParameters.StuCnt+1)/2 400cd365d4cSrvcoresjw 4012225d46eSJiawei Lin val instBytes = if (HasCExtension) 2 else 4 4022225d46eSJiawei Lin val instOffsetBits = log2Ceil(instBytes) 4032225d46eSJiawei Lin 40405f23f57SWilliam Wang val icacheParameters = coreParams.icacheParameters 4054f94c0c6SJiawei Lin val dcacheParameters = coreParams.dcacheParametersOpt.getOrElse(DCacheParameters()) 4062225d46eSJiawei Lin 407b899def8SWilliam Wang // dcache block cacheline when lr for LRSCCycles - LRSCBackOff cycles 408b899def8SWilliam Wang // for constrained LR/SC loop 409b899def8SWilliam Wang val LRSCCycles = 64 410b899def8SWilliam Wang // for lr storm 411b899def8SWilliam Wang val LRSCBackOff = 8 4122225d46eSJiawei Lin 4132225d46eSJiawei Lin // cache hierarchy configurations 4142225d46eSJiawei Lin val l1BusDataWidth = 256 4152225d46eSJiawei Lin 416de169c67SWilliam Wang // load violation predict 417de169c67SWilliam Wang val ResetTimeMax2Pow = 20 //1078576 418de169c67SWilliam Wang val ResetTimeMin2Pow = 10 //1024 419de169c67SWilliam Wang // wait table parameters 420de169c67SWilliam Wang val WaitTableSize = 1024 421de169c67SWilliam Wang val MemPredPCWidth = log2Up(WaitTableSize) 422de169c67SWilliam Wang val LWTUse2BitCounter = true 423de169c67SWilliam Wang // store set parameters 424de169c67SWilliam Wang val SSITSize = WaitTableSize 425de169c67SWilliam Wang val LFSTSize = 32 426de169c67SWilliam Wang val SSIDWidth = log2Up(LFSTSize) 427de169c67SWilliam Wang val LFSTWidth = 4 428de169c67SWilliam Wang val StoreSetEnable = true // LWT will be disabled if SS is enabled 4292225d46eSJiawei Lin 4302225d46eSJiawei Lin val loadExuConfigs = coreParams.loadExuConfigs 4312225d46eSJiawei Lin val storeExuConfigs = coreParams.storeExuConfigs 4322225d46eSJiawei Lin 4332225d46eSJiawei Lin val intExuConfigs = coreParams.intExuConfigs 4342225d46eSJiawei Lin 4352225d46eSJiawei Lin val fpExuConfigs = coreParams.fpExuConfigs 4362225d46eSJiawei Lin 4372225d46eSJiawei Lin val exuConfigs = coreParams.exuConfigs 4389d5a2027SYinan Xu 439cd365d4cSrvcoresjw val PCntIncrStep: Int = 6 440cd365d4cSrvcoresjw val numPCntHc: Int = 25 441cd365d4cSrvcoresjw val numPCntPtw: Int = 19 442cd365d4cSrvcoresjw 443cd365d4cSrvcoresjw val numCSRPCntFrontend = 8 444cd365d4cSrvcoresjw val numCSRPCntCtrl = 8 445cd365d4cSrvcoresjw val numCSRPCntLsu = 8 446cd365d4cSrvcoresjw val numCSRPCntHc = 5 4472225d46eSJiawei Lin} 448