1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 172225d46eSJiawei Linpackage xiangshan 182225d46eSJiawei Lin 198891a219SYinan Xuimport org.chipsalliance.cde.config.{Field, Parameters} 202225d46eSJiawei Linimport chisel3._ 212225d46eSJiawei Linimport chisel3.util._ 2298c71602SJiawei Linimport huancun._ 233b739f49SXuan Huimport system.SoCParamsKey 24730cfbc0SXuan Huimport xiangshan.backend.datapath.RdConfig._ 25730cfbc0SXuan Huimport xiangshan.backend.datapath.WbConfig._ 263b739f49SXuan Huimport xiangshan.backend.dispatch.DispatchParameters 27730cfbc0SXuan Huimport xiangshan.backend.exu.ExeUnitParams 28730cfbc0SXuan Huimport xiangshan.backend.fu.FuConfig._ 2960f0c5aeSxiaofeibaoimport xiangshan.backend.issue.{IntScheduler, IssueBlockParams, MemScheduler, SchdBlockParams, SchedulerType, VfScheduler, FpScheduler} 302aa3a761Ssinsanctionimport xiangshan.backend.regfile._ 31730cfbc0SXuan Huimport xiangshan.backend.BackendParams 323b739f49SXuan Huimport xiangshan.cache.DCacheParameters 33a1ea7f76SJiawei Linimport xiangshan.cache.prefetch._ 34a1ea7f76SJiawei Linimport xiangshan.frontend.{BasePredictor, BranchPredictionResp, FTB, FakePredictor, RAS, Tage, ITTage, Tage_SC, FauFTB} 3560f966c8SGuokai Chenimport xiangshan.frontend.icache.ICacheParameters 363b739f49SXuan Huimport xiangshan.cache.mmu.{L2TLBParameters, TLBParameters} 373b739f49SXuan Huimport xiangshan.frontend._ 383b739f49SXuan Huimport xiangshan.frontend.icache.ICacheParameters 39d4aca96cSlqreimport freechips.rocketchip.diplomacy.AddressSet 40f57f7f2aSYangyu Chenimport freechips.rocketchip.tile.MaxHartIdBits 412f30d658SYinan Xuimport system.SoCParamsKey 4298c71602SJiawei Linimport huancun._ 4398c71602SJiawei Linimport huancun.debug._ 4404665835SMaxpicca-Liimport xiangshan.cache.wpu.WPUParameters 4515ee59e4Swakafaimport coupledL2._ 46bf35baadSXuan Huimport xiangshan.backend.datapath.WakeUpConfig 47289fc2f9SLinJiaweiimport xiangshan.mem.prefetch.{PrefetcherParams, SMSParams} 48289fc2f9SLinJiawei 49ad5c9e6eSJunxiong Jiimport scala.math.{max, min} 5034ab1ae9SJiawei Lin 5134ab1ae9SJiawei Lincase object XSTileKey extends Field[Seq[XSCoreParameters]] 5234ab1ae9SJiawei Lin 532225d46eSJiawei Lincase object XSCoreParamsKey extends Field[XSCoreParameters] 542225d46eSJiawei Lin 552225d46eSJiawei Lincase class XSCoreParameters 562225d46eSJiawei Lin( 572225d46eSJiawei Lin HasPrefetch: Boolean = false, 582225d46eSJiawei Lin HartId: Int = 0, 592225d46eSJiawei Lin XLEN: Int = 64, 60deb6421eSHaojin Tang VLEN: Int = 128, 61a8db15d8Sfdy ELEN: Int = 64, 62d0de7e4aSpeixiaokun HSXLEN: Int = 64, 632225d46eSJiawei Lin HasMExtension: Boolean = true, 642225d46eSJiawei Lin HasCExtension: Boolean = true, 65d0de7e4aSpeixiaokun HasHExtension: Boolean = true, 662225d46eSJiawei Lin HasDiv: Boolean = true, 672225d46eSJiawei Lin HasICache: Boolean = true, 682225d46eSJiawei Lin HasDCache: Boolean = true, 692225d46eSJiawei Lin AddrBits: Int = 64, 702225d46eSJiawei Lin VAddrBits: Int = 39, 71d61cd5eeSpeixiaokun GPAddrBits: Int = 41, 722225d46eSJiawei Lin HasFPU: Boolean = true, 7335d1557aSZiyue Zhang HasVPU: Boolean = true, 74ad3ba452Szhanglinjuan HasCustomCSRCacheOp: Boolean = true, 752225d46eSJiawei Lin FetchWidth: Int = 8, 7645f497a4Shappy-lx AsidLength: Int = 16, 77d0de7e4aSpeixiaokun VmidLength: Int = 14, 782225d46eSJiawei Lin EnableBPU: Boolean = true, 792225d46eSJiawei Lin EnableBPD: Boolean = true, 802225d46eSJiawei Lin EnableRAS: Boolean = true, 812225d46eSJiawei Lin EnableLB: Boolean = false, 822225d46eSJiawei Lin EnableLoop: Boolean = true, 83e0f3968cSzoujr EnableSC: Boolean = true, 842225d46eSJiawei Lin EnbaleTlbDebug: Boolean = false, 85918d87f2SsinceforYy EnableClockGate: Boolean = true, 862225d46eSJiawei Lin EnableJal: Boolean = false, 8711d0c81dSLingrui98 EnableFauFTB: Boolean = true, 88f2aabf0dSLingrui98 UbtbGHRLength: Int = 4, 89c7fabd05SSteve Gou // HistoryLength: Int = 512, 902f7b35ceSLingrui98 EnableGHistDiff: Boolean = true, 91ab0200c8SEaston Man EnableCommitGHistDiff: Boolean = true, 92edc18578SLingrui98 UbtbSize: Int = 256, 93b37e4b45SLingrui98 FtbSize: Int = 2048, 940b8e1fd0SGuokai Chen RasSize: Int = 16, 950b8e1fd0SGuokai Chen RasSpecSize: Int = 32, 9677bef50aSGuokai Chen RasCtrSize: Int = 3, 972225d46eSJiawei Lin CacheLineSize: Int = 512, 98b37e4b45SLingrui98 FtbWays: Int = 4, 99dd6c0695SLingrui98 TageTableInfos: Seq[Tuple3[Int,Int,Int]] = 100dd6c0695SLingrui98 // Sets Hist Tag 10151e26c03SLingrui98 Seq(( 4096, 8, 8), 10251e26c03SLingrui98 ( 4096, 13, 8), 10351e26c03SLingrui98 ( 4096, 32, 8), 10451e26c03SLingrui98 ( 4096, 119, 8)), 105dd6c0695SLingrui98 ITTageTableInfos: Seq[Tuple3[Int,Int,Int]] = 106dd6c0695SLingrui98 // Sets Hist Tag 10703c81005SLingrui98 Seq(( 256, 4, 9), 108527dc111SLingrui98 ( 256, 8, 9), 1093581d7d3SLingrui98 ( 512, 13, 9), 110527dc111SLingrui98 ( 512, 16, 9), 111f2aabf0dSLingrui98 ( 512, 32, 9)), 11282dc6ff8SLingrui98 SCNRows: Int = 512, 11382dc6ff8SLingrui98 SCNTables: Int = 4, 114dd6c0695SLingrui98 SCCtrBits: Int = 6, 11582dc6ff8SLingrui98 SCHistLens: Seq[Int] = Seq(0, 4, 10, 16), 116dd6c0695SLingrui98 numBr: Int = 2, 117dc5a9185SEaston Man branchPredictor: (BranchPredictionResp, Parameters) => Tuple2[Seq[BasePredictor], BranchPredictionResp] = 118dc5a9185SEaston Man (resp_in: BranchPredictionResp, p: Parameters) => { 11916a1cc4bSzoujr val ftb = Module(new FTB()(p)) 120dc5a9185SEaston Man val uftb = Module(new FauFTB()(p)) 121bf358e08SLingrui98 val tage = Module(new Tage_SC()(p)) 1224cd08aa8SLingrui98 val ras = Module(new RAS()(p)) 12360f966c8SGuokai Chen val ittage = Module(new ITTage()(p)) 124dc5a9185SEaston Man val preds = Seq(uftb, tage, ftb, ittage, ras) 12516a1cc4bSzoujr preds.map(_.io := DontCare) 12616a1cc4bSzoujr 127fd3aa057SYuandongliang ftb.io.fauftb_entry_in := uftb.io.fauftb_entry_out 128fd3aa057SYuandongliang ftb.io.fauftb_entry_hit_in := uftb.io.fauftb_entry_hit_out 129fd3aa057SYuandongliang 130dc5a9185SEaston Man uftb.io.in.bits.resp_in(0) := resp_in 131dc5a9185SEaston Man tage.io.in.bits.resp_in(0) := uftb.io.out 132c2d1ec7dSLingrui98 ftb.io.in.bits.resp_in(0) := tage.io.out 133c2d1ec7dSLingrui98 ittage.io.in.bits.resp_in(0) := ftb.io.out 134c2d1ec7dSLingrui98 ras.io.in.bits.resp_in(0) := ittage.io.out 13516a1cc4bSzoujr 136c2d1ec7dSLingrui98 (preds, ras.io.out) 137dc5a9185SEaston Man }, 138b92f8445Sssszwic ICacheForceMetaECCError: Boolean = false, 139b92f8445Sssszwic ICacheForceDataECCError: Boolean = false, 1402225d46eSJiawei Lin IBufSize: Int = 48, 14144c9c1deSEaston Man IBufNBank: Int = 6, // IBuffer bank amount, should divide IBufSize 1422225d46eSJiawei Lin DecodeWidth: Int = 6, 1432225d46eSJiawei Lin RenameWidth: Int = 6, 144780712aaSxiaofeibao-xjtu CommitWidth: Int = 8, 145780712aaSxiaofeibao-xjtu RobCommitWidth: Int = 8, 146780712aaSxiaofeibao-xjtu RabCommitWidth: Int = 6, 14765df1368Sczw MaxUopSize: Int = 65, 148fa7f2c26STang Haojin EnableRenameSnapshot: Boolean = true, 149fa7f2c26STang Haojin RenameSnapshotNum: Int = 4, 1505df4db2aSLingrui98 FtqSize: Int = 64, 1512225d46eSJiawei Lin EnableLoadFastWakeUp: Boolean = true, // NOTE: not supported now, make it false 152a8db15d8Sfdy IntLogicRegs: Int = 32, 153f2ea741cSzhanglinjuan FpLogicRegs: Int = 32 + 1 + 1, // 1: I2F, 1: stride 1542cf47c6eSxiaofeibao VecLogicRegs: Int = 32 + 15, // 15: tmp 155435f48a8Sxiaofeibao V0LogicRegs: Int = 1, // V0 156dbe071d2Sxiaofeibao VlLogicRegs: Int = 1, // Vl 1579c5a1080Sxiaofeibao V0_IDX: Int = 0, 1589c5a1080Sxiaofeibao Vl_IDX: Int = 0, 1597154d65eSYinan Xu NRPhyRegs: Int = 192, 1608ff9f385SHaojin Tang VirtualLoadQueueSize: Int = 72, 1618ff9f385SHaojin Tang LoadQueueRARSize: Int = 72, 162e4f69d78Ssfencevma LoadQueueRAWSize: Int = 64, // NOTE: make sure that LoadQueueRAWSize is power of 2. 163e4f69d78Ssfencevma RollbackGroupSize: Int = 8, 16444cbc983Ssfencevma LoadQueueReplaySize: Int = 72, 165e4f69d78Ssfencevma LoadUncacheBufferSize: Int = 20, 166e4f69d78Ssfencevma LoadQueueNWriteBanks: Int = 8, // NOTE: make sure that LoadQueueRARSize/LoadQueueRAWSize is divided by LoadQueueNWriteBanks 1672b4e8253SYinan Xu StoreQueueSize: Int = 64, 168e4f69d78Ssfencevma StoreQueueNWriteBanks: Int = 8, // NOTE: make sure that StoreQueueSize is divided by StoreQueueNWriteBanks 169e4f69d78Ssfencevma StoreQueueForwardWithMask: Boolean = true, 170cea88ff8SWilliam Wang VlsQueueSize: Int = 8, 1711f35da39Sxiaofeibao-xjtu RobSize: Int = 160, 172a8db15d8Sfdy RabSize: Int = 256, 1734c7680e0SXuan Hu VTypeBufferSize: Int = 64, // used to reorder vtype 1741f35da39Sxiaofeibao-xjtu IssueQueueSize: Int = 24, 17528607074Ssinsanction IssueQueueCompEntrySize: Int = 16, 1762225d46eSJiawei Lin dpParams: DispatchParameters = DispatchParameters( 1772225d46eSJiawei Lin IntDqSize = 16, 1782225d46eSJiawei Lin FpDqSize = 16, 179b1a9bf2eSXuan Hu LsDqSize = 18, 180ff3fcdf1Sxiaofeibao-xjtu IntDqDeqWidth = 8, 1813b739f49SXuan Hu FpDqDeqWidth = 6, 18260f0c5aeSxiaofeibao VecDqDeqWidth = 6, 1833b739f49SXuan Hu LsDqDeqWidth = 6, 1842225d46eSJiawei Lin ), 1853b739f49SXuan Hu intPreg: PregParams = IntPregParams( 1866f7be84aSXuan Hu numEntries = 224, 18739c59369SXuan Hu numRead = None, 18839c59369SXuan Hu numWrite = None, 1892225d46eSJiawei Lin ), 19060f0c5aeSxiaofeibao fpPreg: PregParams = FpPregParams( 19139c59369SXuan Hu numEntries = 192, 192fc605fcfSsinsanction numRead = None, 19339c59369SXuan Hu numWrite = None, 1943b739f49SXuan Hu ), 19560f0c5aeSxiaofeibao vfPreg: VfPregParams = VfPregParams( 19660f0c5aeSxiaofeibao numEntries = 128, 19760f0c5aeSxiaofeibao numRead = None, 19860f0c5aeSxiaofeibao numWrite = None, 19960f0c5aeSxiaofeibao ), 2002aa3a761Ssinsanction v0Preg: V0PregParams = V0PregParams( 2012aa3a761Ssinsanction numEntries = 22, 2022aa3a761Ssinsanction numRead = None, 2032aa3a761Ssinsanction numWrite = None, 2042aa3a761Ssinsanction ), 2052aa3a761Ssinsanction vlPreg: VlPregParams = VlPregParams( 2062aa3a761Ssinsanction numEntries = 32, 2072aa3a761Ssinsanction numRead = None, 2082aa3a761Ssinsanction numWrite = None, 2092aa3a761Ssinsanction ), 210289fc2f9SLinJiawei prefetcher: Option[PrefetcherParams] = Some(SMSParams()), 21195a47398SGao-Zeyu IfuRedirectNum: Int = 1, 212a81cda24Ssfencevma LoadPipelineWidth: Int = 3, 2132142592bSxiaofeibao-xjtu StorePipelineWidth: Int = 2, 214ef142700Sxiaofeibao VecLoadPipelineWidth: Int = 2, 215ef142700Sxiaofeibao VecStorePipelineWidth: Int = 2, 216cea88ff8SWilliam Wang VecMemSrcInWidth: Int = 2, 217cea88ff8SWilliam Wang VecMemInstWbWidth: Int = 1, 218cea88ff8SWilliam Wang VecMemDispatchWidth: Int = 1, 2193ea758f9SAnzo VecMemDispatchMaxNumber: Int = 16, 2209ff64fb6SAnzooooo VecMemUnitStrideMaxFlowNum: Int = 2, 2219ff64fb6SAnzooooo VecMemLSQEnqIteratorNumberSeq: Seq[Int] = Seq(16, 2, 2, 2, 2, 2), 2222225d46eSJiawei Lin StoreBufferSize: Int = 16, 22305f23f57SWilliam Wang StoreBufferThreshold: Int = 7, 22446f74b57SHaojin Tang EnsbufferWidth: Int = 2, 225ec49b127Ssinsanction LoadDependencyWidth: Int = 2, 22620a5248fSzhanglinjuan // ============ VLSU ============ 227b2d6d8e7Sgood-circle VlMergeBufferSize: Int = 16, 228b2d6d8e7Sgood-circle VsMergeBufferSize: Int = 16, 229ef142700Sxiaofeibao UopWritebackWidth: Int = 2, 230ef142700Sxiaofeibao VLUopWritebackWidth: Int = 2, 231627be78bSgood-circle VSUopWritebackWidth: Int = 1, 23288884326Sweiding liu VSegmentBufferSize: Int = 8, 23320a5248fSzhanglinjuan // ============================== 23437225120Ssfencevma UncacheBufferSize: Int = 4, 235cd2ff98bShappy-lx EnableLoadToLoadForward: Boolean = false, 23614a67055Ssfencevma EnableFastForward: Boolean = true, 237beabc72dSWilliam Wang EnableLdVioCheckAfterReset: Boolean = true, 238026615fcSWilliam Wang EnableSoftPrefetchAfterReset: Boolean = true, 239026615fcSWilliam Wang EnableCacheErrorAfterReset: Boolean = true, 240b23df8f4Ssfencevma EnableAccurateLoadError: Boolean = false, 241e32bafbaSbugGenerator EnableUncacheWriteOutstanding: Boolean = false, 2420d32f713Shappy-lx EnableStorePrefetchAtIssue: Boolean = false, 2430d32f713Shappy-lx EnableStorePrefetchAtCommit: Boolean = false, 2440d32f713Shappy-lx EnableAtCommitMissTrigger: Boolean = true, 2450d32f713Shappy-lx EnableStorePrefetchSMS: Boolean = false, 2460d32f713Shappy-lx EnableStorePrefetchSPB: Boolean = false, 24745f497a4Shappy-lx MMUAsidLen: Int = 16, // max is 16, 0 is not supported now 248d0de7e4aSpeixiaokun MMUVmidLen: Int = 14, 24962dfd6c3Shappy-lx ReSelectLen: Int = 7, // load replay queue replay select counter len 25004665835SMaxpicca-Li iwpuParameters: WPUParameters = WPUParameters( 25104665835SMaxpicca-Li enWPU = false, 25204665835SMaxpicca-Li algoName = "mmru", 25304665835SMaxpicca-Li isICache = true, 25404665835SMaxpicca-Li ), 25504665835SMaxpicca-Li dwpuParameters: WPUParameters = WPUParameters( 25604665835SMaxpicca-Li enWPU = false, 25704665835SMaxpicca-Li algoName = "mmru", 25804665835SMaxpicca-Li enCfPred = false, 25904665835SMaxpicca-Li isICache = false, 26004665835SMaxpicca-Li ), 261a0301c0dSLemover itlbParameters: TLBParameters = TLBParameters( 262a0301c0dSLemover name = "itlb", 263a0301c0dSLemover fetchi = true, 264a0301c0dSLemover useDmode = false, 265f9ac118cSHaoyuan Feng NWays = 48, 266a0301c0dSLemover ), 267b92f8445Sssszwic itlbPortNum: Int = ICacheParameters().PortNumber + 1, 268b92f8445Sssszwic ipmpPortNum: Int = 2 * ICacheParameters().PortNumber + 1, 269a0301c0dSLemover ldtlbParameters: TLBParameters = TLBParameters( 270a0301c0dSLemover name = "ldtlb", 271f9ac118cSHaoyuan Feng NWays = 48, 27253b8f1a7SLemover outReplace = false, 2735b7ef044SLemover partialStaticPMP = true, 274f1fe8698SLemover outsideRecvFlush = true, 27526af847eSgood-circle saveLevel = true, 27626af847eSgood-circle lgMaxSize = 4 277a0301c0dSLemover ), 278a0301c0dSLemover sttlbParameters: TLBParameters = TLBParameters( 279a0301c0dSLemover name = "sttlb", 280f9ac118cSHaoyuan Feng NWays = 48, 28153b8f1a7SLemover outReplace = false, 2825b7ef044SLemover partialStaticPMP = true, 283f1fe8698SLemover outsideRecvFlush = true, 28426af847eSgood-circle saveLevel = true, 28526af847eSgood-circle lgMaxSize = 4 286a0301c0dSLemover ), 2878f1fa9b1Ssfencevma hytlbParameters: TLBParameters = TLBParameters( 2888f1fa9b1Ssfencevma name = "hytlb", 289531c40faSsinceforYy NWays = 48, 290531c40faSsinceforYy outReplace = false, 2918f1fa9b1Ssfencevma partialStaticPMP = true, 2928f1fa9b1Ssfencevma outsideRecvFlush = true, 29326af847eSgood-circle saveLevel = true, 29426af847eSgood-circle lgMaxSize = 4 2958f1fa9b1Ssfencevma ), 296c8309e8aSHaoyuan Feng pftlbParameters: TLBParameters = TLBParameters( 297c8309e8aSHaoyuan Feng name = "pftlb", 298f9ac118cSHaoyuan Feng NWays = 48, 299c8309e8aSHaoyuan Feng outReplace = false, 300c8309e8aSHaoyuan Feng partialStaticPMP = true, 301c8309e8aSHaoyuan Feng outsideRecvFlush = true, 30226af847eSgood-circle saveLevel = true, 30326af847eSgood-circle lgMaxSize = 4 304c8309e8aSHaoyuan Feng ), 305aee6a6d1SYanqin Li l2ToL1tlbParameters: TLBParameters = TLBParameters( 306aee6a6d1SYanqin Li name = "l2tlb", 307aee6a6d1SYanqin Li NWays = 48, 308aee6a6d1SYanqin Li outReplace = false, 309aee6a6d1SYanqin Li partialStaticPMP = true, 310aee6a6d1SYanqin Li outsideRecvFlush = true, 311aee6a6d1SYanqin Li saveLevel = true 312aee6a6d1SYanqin Li ), 313bf08468cSLemover refillBothTlb: Boolean = false, 314a0301c0dSLemover btlbParameters: TLBParameters = TLBParameters( 315a0301c0dSLemover name = "btlb", 316f9ac118cSHaoyuan Feng NWays = 48, 317a0301c0dSLemover ), 3185854c1edSLemover l2tlbParameters: L2TLBParameters = L2TLBParameters(), 3192225d46eSJiawei Lin NumPerfCounters: Int = 16, 32005f23f57SWilliam Wang icacheParameters: ICacheParameters = ICacheParameters( 32105f23f57SWilliam Wang tagECC = Some("parity"), 32205f23f57SWilliam Wang dataECC = Some("parity"), 32305f23f57SWilliam Wang replacer = Some("setplru"), 32405f23f57SWilliam Wang ), 3254f94c0c6SJiawei Lin dcacheParametersOpt: Option[DCacheParameters] = Some(DCacheParameters( 32605f23f57SWilliam Wang tagECC = Some("secded"), 32705f23f57SWilliam Wang dataECC = Some("secded"), 32805f23f57SWilliam Wang replacer = Some("setplru"), 32905f23f57SWilliam Wang nMissEntries = 16, 330300ded30SWilliam Wang nProbeEntries = 8, 3310d32f713Shappy-lx nReleaseEntries = 18, 3320d32f713Shappy-lx nMaxPrefetchEntry = 6, 3334f94c0c6SJiawei Lin )), 33415ee59e4Swakafa L2CacheParamsOpt: Option[L2Param] = Some(L2Param( 335a1ea7f76SJiawei Lin name = "l2", 336a1ea7f76SJiawei Lin ways = 8, 337a1ea7f76SJiawei Lin sets = 1024, // default 512KB L2 3381fb367eaSChen Xi prefetch = Seq(coupledL2.prefetch.PrefetchReceiverParams(), coupledL2.prefetch.BOPParameters(), 3391fb367eaSChen Xi coupledL2.prefetch.TPParameters()), 3404f94c0c6SJiawei Lin )), 341d5be5d19SJiawei Lin L2NBanks: Int = 1, 342a1ea7f76SJiawei Lin usePTWRepeater: Boolean = false, 343e0374b1cSHaoyuan Feng softTLB: Boolean = false, // dpi-c l1tlb debug only 344e0374b1cSHaoyuan Feng softPTW: Boolean = false, // dpi-c l2tlb debug only 3455afdf73cSHaoyuan Feng softPTWDelay: Int = 1 3462225d46eSJiawei Lin){ 347b52d4755SXuan Hu def vlWidth = log2Up(VLEN) + 1 348b52d4755SXuan Hu 3496dbb4e08SXuan Hu /** 3506dbb4e08SXuan Hu * the minimum element length of vector elements 3516dbb4e08SXuan Hu */ 3526dbb4e08SXuan Hu val minVecElen: Int = 8 3536dbb4e08SXuan Hu 3546dbb4e08SXuan Hu /** 3556dbb4e08SXuan Hu * the maximum number of elements in vector register 3566dbb4e08SXuan Hu */ 3576dbb4e08SXuan Hu val maxElemPerVreg: Int = VLEN / minVecElen 3586dbb4e08SXuan Hu 359c7fabd05SSteve Gou val allHistLens = SCHistLens ++ ITTageTableInfos.map(_._2) ++ TageTableInfos.map(_._2) :+ UbtbGHRLength 360c7fabd05SSteve Gou val HistoryLength = allHistLens.max + numBr * FtqSize + 9 // 256 for the predictor configs now 361c7fabd05SSteve Gou 36239c59369SXuan Hu val intSchdParams = { 3633b739f49SXuan Hu implicit val schdType: SchedulerType = IntScheduler() 3643b739f49SXuan Hu SchdBlockParams(Seq( 3653b739f49SXuan Hu IssueBlockParams(Seq( 3667556e9bdSxiaofeibao-xjtu ExeUnitParams("ALU0", Seq(AluCfg, MulCfg, BkuCfg), Seq(IntWB(port = 0, 0)), Seq(Seq(IntRD(0, 0)), Seq(IntRD(1, 0))), true, 2), 367cd41fc89Sxiaofeibao ExeUnitParams("BJU0", Seq(BrhCfg, JmpCfg), Seq(IntWB(port = 0, 1)), Seq(Seq(IntRD(8, 0)), Seq(IntRD(1, 1))), true, 2), 36828607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 369cde70b38SzhanglyGit IssueBlockParams(Seq( 3707556e9bdSxiaofeibao-xjtu ExeUnitParams("ALU1", Seq(AluCfg, MulCfg, BkuCfg), Seq(IntWB(port = 1, 0)), Seq(Seq(IntRD(2, 0)), Seq(IntRD(3, 0))), true, 2), 371cd41fc89Sxiaofeibao ExeUnitParams("BJU1", Seq(BrhCfg, JmpCfg), Seq(IntWB(port = 1, 1)), Seq(Seq(IntRD(9, 0)), Seq(IntRD(3, 1))), true, 2), 37228607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 3733b739f49SXuan Hu IssueBlockParams(Seq( 374ff3fcdf1Sxiaofeibao-xjtu ExeUnitParams("ALU2", Seq(AluCfg), Seq(IntWB(port = 2, 0)), Seq(Seq(IntRD(4, 0)), Seq(IntRD(5, 0))), true, 2), 3752b6ba927SsinceforYy ExeUnitParams("BJU2", Seq(BrhCfg, JmpCfg, I2fCfg, VSetRiWiCfg, VSetRiWvfCfg, I2vCfg), Seq(IntWB(port = 4, 0), VfWB(2, 0), V0WB(port = 2, 0), VlWB(port = 0, 0), FpWB(port = 4, 0)), Seq(Seq(IntRD(10, 0)), Seq(IntRD(5, 1)))), 37628607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 3773b739f49SXuan Hu IssueBlockParams(Seq( 378ff3fcdf1Sxiaofeibao-xjtu ExeUnitParams("ALU3", Seq(AluCfg), Seq(IntWB(port = 3, 0)), Seq(Seq(IntRD(6, 0)), Seq(IntRD(7, 0))), true, 2), 3792b6ba927SsinceforYy ExeUnitParams("BJU3", Seq(CsrCfg, FenceCfg, DivCfg), Seq(IntWB(port = 4, 1)), Seq(Seq(IntRD(11, 0)), Seq(IntRD(7, 1)))), 38028607074Ssinsanction ), numEntries = IssueQueueSize, numEnq = 2, numComp = IssueQueueCompEntrySize), 3813b739f49SXuan Hu ), 3823b739f49SXuan Hu numPregs = intPreg.numEntries, 3833b739f49SXuan Hu numDeqOutside = 0, 3843b739f49SXuan Hu schdType = schdType, 3853b739f49SXuan Hu rfDataWidth = intPreg.dataCfg.dataWidth, 3863b739f49SXuan Hu numUopIn = dpParams.IntDqDeqWidth, 3873b739f49SXuan Hu ) 3883b739f49SXuan Hu } 38960f0c5aeSxiaofeibao 39060f0c5aeSxiaofeibao val fpSchdParams = { 39160f0c5aeSxiaofeibao implicit val schdType: SchedulerType = FpScheduler() 39260f0c5aeSxiaofeibao SchdBlockParams(Seq( 39360f0c5aeSxiaofeibao IssueBlockParams(Seq( 394f62a71efSxiaofeibao ExeUnitParams("FEX0", Seq(FaluCfg, FcvtCfg, F2vCfg, FmacCfg), Seq(FpWB(port = 0, 0), IntWB(port = 0, 2), VfWB(port = 3, 0), V0WB(port = 3, 0)), Seq(Seq(FpRD(0, 0)), Seq(FpRD(1, 0)), Seq(FpRD(2, 0)))), 39542b2c769Sxiaofeibao ), numEntries = 18, numEnq = 2, numComp = 16), 39660f0c5aeSxiaofeibao IssueBlockParams(Seq( 39742b2c769Sxiaofeibao ExeUnitParams("FEX1", Seq(FaluCfg, FmacCfg), Seq(FpWB(port = 1, 0), IntWB(port = 1, 2)), Seq(Seq(FpRD(3, 0)), Seq(FpRD(4, 0)), Seq(FpRD(5, 0)))), 39842b2c769Sxiaofeibao ), numEntries = 18, numEnq = 2, numComp = 16), 39960f0c5aeSxiaofeibao IssueBlockParams(Seq( 40042b2c769Sxiaofeibao ExeUnitParams("FEX2", Seq(FaluCfg, FmacCfg), Seq(FpWB(port = 2, 0), IntWB(port = 2, 2)), Seq(Seq(FpRD(6, 0)), Seq(FpRD(7, 0)), Seq(FpRD(8, 0)))), 40142b2c769Sxiaofeibao ), numEntries = 18, numEnq = 2, numComp = 16), 40242b2c769Sxiaofeibao IssueBlockParams(Seq( 40342b2c769Sxiaofeibao ExeUnitParams("FEX3", Seq(FaluCfg, FmacCfg), Seq(FpWB(port = 3, 0), IntWB(port = 3, 2)), Seq(Seq(FpRD(9, 0)), Seq(FpRD(10, 0)), Seq(FpRD(11, 0)))), 40442b2c769Sxiaofeibao ), numEntries = 18, numEnq = 2, numComp = 16), 40542b2c769Sxiaofeibao IssueBlockParams(Seq( 40642b2c769Sxiaofeibao ExeUnitParams("FEX4", Seq(FdivCfg), Seq(FpWB(port = 4, 1)), Seq(Seq(FpRD(2, 1)), Seq(FpRD(5, 1)))), 40742b2c769Sxiaofeibao ExeUnitParams("FEX5", Seq(FdivCfg), Seq(FpWB(port = 3, 1)), Seq(Seq(FpRD(8, 1)), Seq(FpRD(11, 1)))), 408b51ac1c2Sxiaofeibao ), numEntries = 18, numEnq = 2, numComp = 16), 40960f0c5aeSxiaofeibao ), 41060f0c5aeSxiaofeibao numPregs = fpPreg.numEntries, 41160f0c5aeSxiaofeibao numDeqOutside = 0, 41260f0c5aeSxiaofeibao schdType = schdType, 41360f0c5aeSxiaofeibao rfDataWidth = fpPreg.dataCfg.dataWidth, 41460f0c5aeSxiaofeibao numUopIn = dpParams.VecDqDeqWidth, 41560f0c5aeSxiaofeibao ) 41660f0c5aeSxiaofeibao } 41760f0c5aeSxiaofeibao 41839c59369SXuan Hu val vfSchdParams = { 4193b739f49SXuan Hu implicit val schdType: SchedulerType = VfScheduler() 4203b739f49SXuan Hu SchdBlockParams(Seq( 4213b739f49SXuan Hu IssueBlockParams(Seq( 422f62a71efSxiaofeibao ExeUnitParams("VFEX0", Seq(VfmaCfg, VialuCfg, VimacCfg, VppuCfg), Seq(VfWB(port = 0, 0), V0WB(port = 0, 0)), Seq(Seq(VfRD(0, 0)), Seq(VfRD(1, 0)), Seq(VfRD(2, 0)), Seq(V0RD(0, 0)), Seq(VlRD(0, 0)))), 42375d8e229Ssinsanction ExeUnitParams("VFEX1", Seq(VfaluCfg, VfcvtCfg, VipuCfg, VSetRvfWvfCfg), Seq(VfWB(port = 0, 1), V0WB(port = 0, 1), VlWB(port = 1, 0), IntWB(port = 1, 1), FpWB(port = 0, 1)), Seq(Seq(VfRD(0, 1)), Seq(VfRD(1, 1)), Seq(VfRD(2, 1)), Seq(V0RD(0, 1)), Seq(VlRD(0, 1)))), 424b51ac1c2Sxiaofeibao ), numEntries = 16, numEnq = 2, numComp = 14), 4253b739f49SXuan Hu IssueBlockParams(Seq( 426f62a71efSxiaofeibao ExeUnitParams("VFEX2", Seq(VfmaCfg, VialuCfg), Seq(VfWB(port = 1, 0), V0WB(port = 1, 0)), Seq(Seq(VfRD(3, 0)), Seq(VfRD(4, 0)), Seq(VfRD(5, 0)), Seq(V0RD(1, 0)), Seq(VlRD(1, 0)))), 427f62a71efSxiaofeibao ExeUnitParams("VFEX3", Seq(VfaluCfg, VfcvtCfg), Seq(VfWB(port = 2, 1), V0WB(port = 2, 1), FpWB(port = 1, 1)), Seq(Seq(VfRD(3, 1)), Seq(VfRD(4, 1)), Seq(VfRD(5, 1)), Seq(V0RD(1, 1)), Seq(VlRD(1, 1)))), 428b51ac1c2Sxiaofeibao ), numEntries = 16, numEnq = 2, numComp = 14), 42924ff38faSsinsanction IssueBlockParams(Seq( 430f62a71efSxiaofeibao ExeUnitParams("VFEX4", Seq(VfdivCfg, VidivCfg), Seq(VfWB(port = 3, 1), V0WB(port = 3, 1)), Seq(Seq(VfRD(3, 2)), Seq(VfRD(4, 2)), Seq(VfRD(5, 2)), Seq(V0RD(1, 2)), Seq(VlRD(1, 2)))), 4313da89fc0Sxiaofeibao ), numEntries = 10, numEnq = 2, numComp = 8), 4323b739f49SXuan Hu ), 4333b739f49SXuan Hu numPregs = vfPreg.numEntries, 4343b739f49SXuan Hu numDeqOutside = 0, 4353b739f49SXuan Hu schdType = schdType, 4363b739f49SXuan Hu rfDataWidth = vfPreg.dataCfg.dataWidth, 43760f0c5aeSxiaofeibao numUopIn = dpParams.VecDqDeqWidth, 4383b739f49SXuan Hu ) 4393b739f49SXuan Hu } 44039c59369SXuan Hu 44139c59369SXuan Hu val memSchdParams = { 4423b739f49SXuan Hu implicit val schdType: SchedulerType = MemScheduler() 4433b739f49SXuan Hu val rfDataWidth = 64 4442225d46eSJiawei Lin 4453b739f49SXuan Hu SchdBlockParams(Seq( 4463b739f49SXuan Hu IssueBlockParams(Seq( 447cd41fc89Sxiaofeibao ExeUnitParams("STA0", Seq(StaCfg, MouCfg), Seq(FakeIntWB()), Seq(Seq(IntRD(11, 1)))), 448b51ac1c2Sxiaofeibao ), numEntries = 16, numEnq = 2, numComp = 14), 449b133b458SXuan Hu IssueBlockParams(Seq( 450cd41fc89Sxiaofeibao ExeUnitParams("STA1", Seq(StaCfg, MouCfg), Seq(FakeIntWB()), Seq(Seq(IntRD(8, 1)))), 451b51ac1c2Sxiaofeibao ), numEntries = 16, numEnq = 2, numComp = 14), 452202674aeSHaojin Tang IssueBlockParams(Seq( 4534c5704c2Sxiaofeibao ExeUnitParams("LDU0", Seq(LduCfg), Seq(IntWB(5, 0), FpWB(5, 0)), Seq(Seq(IntRD(12, 0))), true, 2), 454b51ac1c2Sxiaofeibao ), numEntries = 16, numEnq = 2, numComp = 14), 4553b739f49SXuan Hu IssueBlockParams(Seq( 4564c5704c2Sxiaofeibao ExeUnitParams("LDU1", Seq(LduCfg), Seq(IntWB(6, 0), FpWB(6, 0)), Seq(Seq(IntRD(13, 0))), true, 2), 457b51ac1c2Sxiaofeibao ), numEntries = 16, numEnq = 2, numComp = 14), 458e77d3114SHaojin Tang IssueBlockParams(Seq( 4594c5704c2Sxiaofeibao ExeUnitParams("LDU2", Seq(LduCfg), Seq(IntWB(7, 0), FpWB(7, 0)), Seq(Seq(IntRD(14, 0))), true, 2), 460b51ac1c2Sxiaofeibao ), numEntries = 16, numEnq = 2, numComp = 14), 461a81cda24Ssfencevma IssueBlockParams(Seq( 462f62a71efSxiaofeibao ExeUnitParams("VLSU0", Seq(VlduCfg, VstuCfg, VseglduSeg, VsegstuCfg), Seq(VfWB(4, 0), V0WB(4, 0)), Seq(Seq(VfRD(6, 0)), Seq(VfRD(7, 0)), Seq(VfRD(8, 0)), Seq(V0RD(2, 0)), Seq(VlRD(2, 0)))), 4633da89fc0Sxiaofeibao ), numEntries = 16, numEnq = 2, numComp = 14), 4643da89fc0Sxiaofeibao IssueBlockParams(Seq( 465f62a71efSxiaofeibao ExeUnitParams("VLSU1", Seq(VlduCfg, VstuCfg), Seq(VfWB(5, 0), V0WB(5, 0)), Seq(Seq(VfRD(9, 0)), Seq(VfRD(10, 0)), Seq(VfRD(11, 0)), Seq(V0RD(3, 0)), Seq(VlRD(3, 0)))), 466b51ac1c2Sxiaofeibao ), numEntries = 16, numEnq = 2, numComp = 14), 467ecfc6f16SXuan Hu IssueBlockParams(Seq( 46842b2c769Sxiaofeibao ExeUnitParams("STD0", Seq(StdCfg, MoudCfg), Seq(), Seq(Seq(IntRD(10, 1), FpRD(12, 0)))), 469b51ac1c2Sxiaofeibao ), numEntries = 16, numEnq = 2, numComp = 14), 47027811ea4SXuan Hu IssueBlockParams(Seq( 47142b2c769Sxiaofeibao ExeUnitParams("STD1", Seq(StdCfg, MoudCfg), Seq(), Seq(Seq(IntRD(11, 1), FpRD(13, 0)))), 472b51ac1c2Sxiaofeibao ), numEntries = 16, numEnq = 2, numComp = 14), 4733b739f49SXuan Hu ), 474141a6449SXuan Hu numPregs = intPreg.numEntries max vfPreg.numEntries, 4753b739f49SXuan Hu numDeqOutside = 0, 4763b739f49SXuan Hu schdType = schdType, 4773b739f49SXuan Hu rfDataWidth = rfDataWidth, 4783b739f49SXuan Hu numUopIn = dpParams.LsDqDeqWidth, 4793b739f49SXuan Hu ) 4803b739f49SXuan Hu } 4812225d46eSJiawei Lin 482bf35baadSXuan Hu def PregIdxWidthMax = intPreg.addrWidth max vfPreg.addrWidth 483bf35baadSXuan Hu 484bf35baadSXuan Hu def iqWakeUpParams = { 485bf35baadSXuan Hu Seq( 486c0b91ca1SHaojin Tang WakeUpConfig( 4872142592bSxiaofeibao-xjtu Seq("ALU0", "ALU1", "ALU2", "ALU3", "LDU0", "LDU1", "LDU2") -> 4882142592bSxiaofeibao-xjtu Seq("ALU0", "BJU0", "ALU1", "BJU1", "ALU2", "BJU2", "ALU3", "BJU3", "LDU0", "LDU1", "LDU2", "STA0", "STA1", "STD0", "STD1") 489c0b91ca1SHaojin Tang ), 490*0966699fSxiaofeibao-xjtu // TODO: add load -> fp slow wakeup 491b67f36d0Sxiaofeibao-xjtu WakeUpConfig( 492*0966699fSxiaofeibao-xjtu Seq("FEX0", "FEX1", "FEX2", "FEX3") -> 49331c5c732Sxiaofeibao Seq("FEX0", "FEX1", "FEX2", "FEX3", "FEX4", "FEX5") 49431c5c732Sxiaofeibao ), 49531c5c732Sxiaofeibao WakeUpConfig( 49631c5c732Sxiaofeibao Seq("FEX0", "FEX1", "FEX2", "FEX3") -> 49731c5c732Sxiaofeibao Seq("STD0", "STD1") 498c38df446SzhanglyGit ), 4999994e74bSxiaofeibao-xjtu// WakeUpConfig( 5009994e74bSxiaofeibao-xjtu// Seq("VFEX0", "VFEX1", "VFEX2", "VFEX3") -> 5019994e74bSxiaofeibao-xjtu// Seq("VFEX0", "VFEX1", "VFEX2", "VFEX3") 5029994e74bSxiaofeibao-xjtu// ), 503c0b91ca1SHaojin Tang ).flatten 504bf35baadSXuan Hu } 505bf35baadSXuan Hu 5065edcc45fSHaojin Tang def fakeIntPreg = FakeIntPregParams(intPreg.numEntries, intPreg.numRead, intPreg.numWrite) 5075edcc45fSHaojin Tang 5080c7ebb58Sxiaofeibao-xjtu val backendParams: BackendParams = backend.BackendParams( 509bf35baadSXuan Hu Map( 5103b739f49SXuan Hu IntScheduler() -> intSchdParams, 51160f0c5aeSxiaofeibao FpScheduler() -> fpSchdParams, 5123b739f49SXuan Hu VfScheduler() -> vfSchdParams, 5133b739f49SXuan Hu MemScheduler() -> memSchdParams, 514bf35baadSXuan Hu ), 515bf35baadSXuan Hu Seq( 5163b739f49SXuan Hu intPreg, 51760f0c5aeSxiaofeibao fpPreg, 5183b739f49SXuan Hu vfPreg, 5192aa3a761Ssinsanction v0Preg, 5202aa3a761Ssinsanction vlPreg, 5215edcc45fSHaojin Tang fakeIntPreg 522bf35baadSXuan Hu ), 523bf35baadSXuan Hu iqWakeUpParams, 524bf35baadSXuan Hu ) 5252225d46eSJiawei Lin} 5262225d46eSJiawei Lin 5272225d46eSJiawei Lincase object DebugOptionsKey extends Field[DebugOptions] 5282225d46eSJiawei Lin 5292225d46eSJiawei Lincase class DebugOptions 5302225d46eSJiawei Lin( 5311545277aSYinan Xu FPGAPlatform: Boolean = false, 5329eee369fSKamimiao ResetGen: Boolean = false, 5331545277aSYinan Xu EnableDifftest: Boolean = false, 534cbe9a847SYinan Xu AlwaysBasicDiff: Boolean = true, 5351545277aSYinan Xu EnableDebug: Boolean = false, 5362225d46eSJiawei Lin EnablePerfDebug: Boolean = true, 537eb163ef0SHaojin Tang UseDRAMSim: Boolean = false, 538047e34f9SMaxpicca-Li EnableConstantin: Boolean = false, 53962129679Swakafa EnableChiselDB: Boolean = false, 54062129679Swakafa AlwaysBasicDB: Boolean = true, 541ec9e6512Swakafa EnableRollingDB: Boolean = false 5422225d46eSJiawei Lin) 5432225d46eSJiawei Lin 5442225d46eSJiawei Lintrait HasXSParameter { 5452225d46eSJiawei Lin 5462225d46eSJiawei Lin implicit val p: Parameters 5472225d46eSJiawei Lin 548ff74867bSYangyu Chen def PAddrBits = p(SoCParamsKey).PAddrBits // PAddrBits is Phyical Memory addr bits 5499c0fd28fSXuan Hu final val PageOffsetWidth = 12 5504b40434cSzhanglinjuan def NodeIDWidth = p(SoCParamsKey).NodeIDWidth // NodeID width among NoC 5512f30d658SYinan Xu 552ff74867bSYangyu Chen def coreParams = p(XSCoreParamsKey) 553ff74867bSYangyu Chen def env = p(DebugOptionsKey) 5542225d46eSJiawei Lin 555ff74867bSYangyu Chen def XLEN = coreParams.XLEN 556ff74867bSYangyu Chen def VLEN = coreParams.VLEN 557ff74867bSYangyu Chen def ELEN = coreParams.ELEN 558ff74867bSYangyu Chen def HSXLEN = coreParams.HSXLEN 5592225d46eSJiawei Lin val minFLen = 32 5602225d46eSJiawei Lin val fLen = 64 561ff74867bSYangyu Chen def hartIdLen = p(MaxHartIdBits) 562ff74867bSYangyu Chen val xLen = XLEN 5632225d46eSJiawei Lin 564ff74867bSYangyu Chen def HasMExtension = coreParams.HasMExtension 565ff74867bSYangyu Chen def HasCExtension = coreParams.HasCExtension 566ff74867bSYangyu Chen def HasHExtension = coreParams.HasHExtension 567ff74867bSYangyu Chen def HasDiv = coreParams.HasDiv 568ff74867bSYangyu Chen def HasIcache = coreParams.HasICache 569ff74867bSYangyu Chen def HasDcache = coreParams.HasDCache 570ff74867bSYangyu Chen def AddrBits = coreParams.AddrBits // AddrBits is used in some cases 571ff74867bSYangyu Chen def GPAddrBits = coreParams.GPAddrBits 572ff74867bSYangyu Chen def VAddrBits = { 573d0de7e4aSpeixiaokun if(HasHExtension){ 574d0de7e4aSpeixiaokun coreParams.GPAddrBits 575d0de7e4aSpeixiaokun }else{ 576d0de7e4aSpeixiaokun coreParams.VAddrBits 577d0de7e4aSpeixiaokun } 578d0de7e4aSpeixiaokun } // VAddrBits is Virtual Memory addr bits 579d0de7e4aSpeixiaokun 580237d4cfdSXuan Hu def VAddrMaxBits = coreParams.VAddrBits max coreParams.GPAddrBits 581237d4cfdSXuan Hu 582ff74867bSYangyu Chen def AsidLength = coreParams.AsidLength 583ff74867bSYangyu Chen def VmidLength = coreParams.VmidLength 584ff74867bSYangyu Chen def ReSelectLen = coreParams.ReSelectLen 585ff74867bSYangyu Chen def AddrBytes = AddrBits / 8 // unused 586ff74867bSYangyu Chen def DataBits = XLEN 587ff74867bSYangyu Chen def DataBytes = DataBits / 8 588ff74867bSYangyu Chen def VDataBytes = VLEN / 8 589ff74867bSYangyu Chen def HasFPU = coreParams.HasFPU 590ff74867bSYangyu Chen def HasVPU = coreParams.HasVPU 591ff74867bSYangyu Chen def HasCustomCSRCacheOp = coreParams.HasCustomCSRCacheOp 592ff74867bSYangyu Chen def FetchWidth = coreParams.FetchWidth 593ff74867bSYangyu Chen def PredictWidth = FetchWidth * (if (HasCExtension) 2 else 1) 594ff74867bSYangyu Chen def EnableBPU = coreParams.EnableBPU 595ff74867bSYangyu Chen def EnableBPD = coreParams.EnableBPD // enable backing predictor(like Tage) in BPUStage3 596ff74867bSYangyu Chen def EnableRAS = coreParams.EnableRAS 597ff74867bSYangyu Chen def EnableLB = coreParams.EnableLB 598ff74867bSYangyu Chen def EnableLoop = coreParams.EnableLoop 599ff74867bSYangyu Chen def EnableSC = coreParams.EnableSC 600ff74867bSYangyu Chen def EnbaleTlbDebug = coreParams.EnbaleTlbDebug 601ff74867bSYangyu Chen def HistoryLength = coreParams.HistoryLength 602ff74867bSYangyu Chen def EnableGHistDiff = coreParams.EnableGHistDiff 603ff74867bSYangyu Chen def EnableCommitGHistDiff = coreParams.EnableCommitGHistDiff 604ff74867bSYangyu Chen def EnableClockGate = coreParams.EnableClockGate 605ff74867bSYangyu Chen def UbtbGHRLength = coreParams.UbtbGHRLength 606ff74867bSYangyu Chen def UbtbSize = coreParams.UbtbSize 607ff74867bSYangyu Chen def EnableFauFTB = coreParams.EnableFauFTB 608ff74867bSYangyu Chen def FtbSize = coreParams.FtbSize 609ff74867bSYangyu Chen def FtbWays = coreParams.FtbWays 610ff74867bSYangyu Chen def RasSize = coreParams.RasSize 611ff74867bSYangyu Chen def RasSpecSize = coreParams.RasSpecSize 612ff74867bSYangyu Chen def RasCtrSize = coreParams.RasCtrSize 61316a1cc4bSzoujr 614bf358e08SLingrui98 def getBPDComponents(resp_in: BranchPredictionResp, p: Parameters) = { 615bf358e08SLingrui98 coreParams.branchPredictor(resp_in, p) 61616a1cc4bSzoujr } 617ff74867bSYangyu Chen def numBr = coreParams.numBr 618ff74867bSYangyu Chen def TageTableInfos = coreParams.TageTableInfos 619ff74867bSYangyu Chen def TageBanks = coreParams.numBr 620ff74867bSYangyu Chen def SCNRows = coreParams.SCNRows 621ff74867bSYangyu Chen def SCCtrBits = coreParams.SCCtrBits 622ff74867bSYangyu Chen def SCHistLens = coreParams.SCHistLens 623ff74867bSYangyu Chen def SCNTables = coreParams.SCNTables 624dd6c0695SLingrui98 625ff74867bSYangyu Chen def SCTableInfos = Seq.fill(SCNTables)((SCNRows, SCCtrBits)) zip SCHistLens map { 62634ed6fbcSLingrui98 case ((n, cb), h) => (n, cb, h) 627dd6c0695SLingrui98 } 628ff74867bSYangyu Chen def ITTageTableInfos = coreParams.ITTageTableInfos 629dd6c0695SLingrui98 type FoldedHistoryInfo = Tuple2[Int, Int] 630ff74867bSYangyu Chen def foldedGHistInfos = 6314813e060SLingrui98 (TageTableInfos.map{ case (nRows, h, t) => 632dd6c0695SLingrui98 if (h > 0) 6334813e060SLingrui98 Set((h, min(log2Ceil(nRows/numBr), h)), (h, min(h, t)), (h, min(h, t-1))) 634dd6c0695SLingrui98 else 635dd6c0695SLingrui98 Set[FoldedHistoryInfo]() 6364813e060SLingrui98 }.reduce(_++_).toSet ++ 63734ed6fbcSLingrui98 SCTableInfos.map{ case (nRows, _, h) => 638dd6c0695SLingrui98 if (h > 0) 639e992912cSLingrui98 Set((h, min(log2Ceil(nRows/TageBanks), h))) 640dd6c0695SLingrui98 else 641dd6c0695SLingrui98 Set[FoldedHistoryInfo]() 64234ed6fbcSLingrui98 }.reduce(_++_).toSet ++ 643dd6c0695SLingrui98 ITTageTableInfos.map{ case (nRows, h, t) => 644dd6c0695SLingrui98 if (h > 0) 645dd6c0695SLingrui98 Set((h, min(log2Ceil(nRows), h)), (h, min(h, t)), (h, min(h, t-1))) 646dd6c0695SLingrui98 else 647dd6c0695SLingrui98 Set[FoldedHistoryInfo]() 648527dc111SLingrui98 }.reduce(_++_) ++ 649527dc111SLingrui98 Set[FoldedHistoryInfo]((UbtbGHRLength, log2Ceil(UbtbSize))) 650527dc111SLingrui98 ).toList 65116a1cc4bSzoujr 652c7fabd05SSteve Gou 653c7fabd05SSteve Gou 654ff74867bSYangyu Chen def CacheLineSize = coreParams.CacheLineSize 655ff74867bSYangyu Chen def CacheLineHalfWord = CacheLineSize / 16 656ff74867bSYangyu Chen def ExtHistoryLength = HistoryLength + 64 657b92f8445Sssszwic def ICacheForceMetaECCError = coreParams.ICacheForceMetaECCError 658b92f8445Sssszwic def ICacheForceDataECCError = coreParams.ICacheForceDataECCError 659ff74867bSYangyu Chen def IBufSize = coreParams.IBufSize 660ff74867bSYangyu Chen def IBufNBank = coreParams.IBufNBank 661ff74867bSYangyu Chen def backendParams: BackendParams = coreParams.backendParams 662ff74867bSYangyu Chen def DecodeWidth = coreParams.DecodeWidth 663ff74867bSYangyu Chen def RenameWidth = coreParams.RenameWidth 664ff74867bSYangyu Chen def CommitWidth = coreParams.CommitWidth 665ff74867bSYangyu Chen def RobCommitWidth = coreParams.RobCommitWidth 666ff74867bSYangyu Chen def RabCommitWidth = coreParams.RabCommitWidth 667ff74867bSYangyu Chen def MaxUopSize = coreParams.MaxUopSize 668ff74867bSYangyu Chen def EnableRenameSnapshot = coreParams.EnableRenameSnapshot 669ff74867bSYangyu Chen def RenameSnapshotNum = coreParams.RenameSnapshotNum 670ff74867bSYangyu Chen def FtqSize = coreParams.FtqSize 671ff74867bSYangyu Chen def EnableLoadFastWakeUp = coreParams.EnableLoadFastWakeUp 672ff74867bSYangyu Chen def IntLogicRegs = coreParams.IntLogicRegs 673ff74867bSYangyu Chen def FpLogicRegs = coreParams.FpLogicRegs 674ff74867bSYangyu Chen def VecLogicRegs = coreParams.VecLogicRegs 675435f48a8Sxiaofeibao def V0LogicRegs = coreParams.V0LogicRegs 676435f48a8Sxiaofeibao def VlLogicRegs = coreParams.VlLogicRegs 677ad5c9e6eSJunxiong Ji def MaxLogicRegs = Set(IntLogicRegs, FpLogicRegs, VecLogicRegs, V0LogicRegs, VlLogicRegs).max 678ad5c9e6eSJunxiong Ji def LogicRegsWidth = log2Ceil(MaxLogicRegs) 6799c5a1080Sxiaofeibao def V0_IDX = coreParams.V0_IDX 6809c5a1080Sxiaofeibao def Vl_IDX = coreParams.Vl_IDX 681ff74867bSYangyu Chen def IntPhyRegs = coreParams.intPreg.numEntries 68260f0c5aeSxiaofeibao def FpPhyRegs = coreParams.fpPreg.numEntries 683ff74867bSYangyu Chen def VfPhyRegs = coreParams.vfPreg.numEntries 6842aa3a761Ssinsanction def V0PhyRegs = coreParams.v0Preg.numEntries 6852aa3a761Ssinsanction def VlPhyRegs = coreParams.vlPreg.numEntries 686ff74867bSYangyu Chen def MaxPhyPregs = IntPhyRegs max VfPhyRegs 687368cbcecSxiaofeibao def PhyRegIdxWidth = log2Up(IntPhyRegs) max log2Up(FpPhyRegs) max log2Up(VfPhyRegs) 688ff74867bSYangyu Chen def RobSize = coreParams.RobSize 689ff74867bSYangyu Chen def RabSize = coreParams.RabSize 690ff74867bSYangyu Chen def VTypeBufferSize = coreParams.VTypeBufferSize 6916dbb4e08SXuan Hu /** 6926dbb4e08SXuan Hu * the minimum element length of vector elements 6936dbb4e08SXuan Hu */ 694a4d1b2d1Sgood-circle def minVecElen: Int = coreParams.minVecElen 6956dbb4e08SXuan Hu 6966dbb4e08SXuan Hu /** 6976dbb4e08SXuan Hu * the maximum number of elements in vector register 6986dbb4e08SXuan Hu */ 699a4d1b2d1Sgood-circle def maxElemPerVreg: Int = coreParams.maxElemPerVreg 7006dbb4e08SXuan Hu 701ff74867bSYangyu Chen def IntRefCounterWidth = log2Ceil(RobSize) 702ff74867bSYangyu Chen def LSQEnqWidth = coreParams.dpParams.LsDqDeqWidth 703ff74867bSYangyu Chen def LSQLdEnqWidth = LSQEnqWidth min backendParams.numLoadDp 704ff74867bSYangyu Chen def LSQStEnqWidth = LSQEnqWidth min backendParams.numStoreDp 705ff74867bSYangyu Chen def VirtualLoadQueueSize = coreParams.VirtualLoadQueueSize 706ff74867bSYangyu Chen def LoadQueueRARSize = coreParams.LoadQueueRARSize 707ff74867bSYangyu Chen def LoadQueueRAWSize = coreParams.LoadQueueRAWSize 708ff74867bSYangyu Chen def RollbackGroupSize = coreParams.RollbackGroupSize 709ff74867bSYangyu Chen def LoadQueueReplaySize = coreParams.LoadQueueReplaySize 710ff74867bSYangyu Chen def LoadUncacheBufferSize = coreParams.LoadUncacheBufferSize 711ff74867bSYangyu Chen def LoadQueueNWriteBanks = coreParams.LoadQueueNWriteBanks 712ff74867bSYangyu Chen def StoreQueueSize = coreParams.StoreQueueSize 7137a9ea6c5SAnzooooo def VirtualLoadQueueMaxStoreQueueSize = VirtualLoadQueueSize max StoreQueueSize 714ff74867bSYangyu Chen def StoreQueueNWriteBanks = coreParams.StoreQueueNWriteBanks 715ff74867bSYangyu Chen def StoreQueueForwardWithMask = coreParams.StoreQueueForwardWithMask 716ff74867bSYangyu Chen def VlsQueueSize = coreParams.VlsQueueSize 717ff74867bSYangyu Chen def dpParams = coreParams.dpParams 7183b739f49SXuan Hu 719351e22f2SXuan Hu def MemIQSizeMax = backendParams.memSchdParams.get.issueBlockParams.map(_.numEntries).max 720351e22f2SXuan Hu def IQSizeMax = backendParams.allSchdParams.map(_.issueBlockParams.map(_.numEntries).max).max 721c7d010e5SXuan Hu 722ff74867bSYangyu Chen def NumRedirect = backendParams.numRedirect 723ff74867bSYangyu Chen def BackendRedirectNum = NumRedirect + 2 //2: ldReplay + Exception 724ff74867bSYangyu Chen def FtqRedirectAheadNum = NumRedirect 72595a47398SGao-Zeyu def IfuRedirectNum = coreParams.IfuRedirectNum 726ff74867bSYangyu Chen def LoadPipelineWidth = coreParams.LoadPipelineWidth 727ff74867bSYangyu Chen def StorePipelineWidth = coreParams.StorePipelineWidth 728ff74867bSYangyu Chen def VecLoadPipelineWidth = coreParams.VecLoadPipelineWidth 729ff74867bSYangyu Chen def VecStorePipelineWidth = coreParams.VecStorePipelineWidth 730ff74867bSYangyu Chen def VecMemSrcInWidth = coreParams.VecMemSrcInWidth 731ff74867bSYangyu Chen def VecMemInstWbWidth = coreParams.VecMemInstWbWidth 732ff74867bSYangyu Chen def VecMemDispatchWidth = coreParams.VecMemDispatchWidth 733a4d1b2d1Sgood-circle def VecMemDispatchMaxNumber = coreParams.VecMemDispatchMaxNumber 7349ff64fb6SAnzooooo def VecMemUnitStrideMaxFlowNum = coreParams.VecMemUnitStrideMaxFlowNum 7359ff64fb6SAnzooooo def VecMemLSQEnqIteratorNumberSeq = coreParams.VecMemLSQEnqIteratorNumberSeq 736ff74867bSYangyu Chen def StoreBufferSize = coreParams.StoreBufferSize 737ff74867bSYangyu Chen def StoreBufferThreshold = coreParams.StoreBufferThreshold 738ff74867bSYangyu Chen def EnsbufferWidth = coreParams.EnsbufferWidth 739ff74867bSYangyu Chen def LoadDependencyWidth = coreParams.LoadDependencyWidth 740a4d1b2d1Sgood-circle def VlMergeBufferSize = coreParams.VlMergeBufferSize 741a4d1b2d1Sgood-circle def VsMergeBufferSize = coreParams.VsMergeBufferSize 742a4d1b2d1Sgood-circle def UopWritebackWidth = coreParams.UopWritebackWidth 743a4d1b2d1Sgood-circle def VLUopWritebackWidth = coreParams.VLUopWritebackWidth 744a4d1b2d1Sgood-circle def VSUopWritebackWidth = coreParams.VSUopWritebackWidth 745a4d1b2d1Sgood-circle def VSegmentBufferSize = coreParams.VSegmentBufferSize 746ff74867bSYangyu Chen def UncacheBufferSize = coreParams.UncacheBufferSize 747ff74867bSYangyu Chen def EnableLoadToLoadForward = coreParams.EnableLoadToLoadForward 748ff74867bSYangyu Chen def EnableFastForward = coreParams.EnableFastForward 749ff74867bSYangyu Chen def EnableLdVioCheckAfterReset = coreParams.EnableLdVioCheckAfterReset 750ff74867bSYangyu Chen def EnableSoftPrefetchAfterReset = coreParams.EnableSoftPrefetchAfterReset 751ff74867bSYangyu Chen def EnableCacheErrorAfterReset = coreParams.EnableCacheErrorAfterReset 752ff74867bSYangyu Chen def EnableAccurateLoadError = coreParams.EnableAccurateLoadError 753ff74867bSYangyu Chen def EnableUncacheWriteOutstanding = coreParams.EnableUncacheWriteOutstanding 754ff74867bSYangyu Chen def EnableStorePrefetchAtIssue = coreParams.EnableStorePrefetchAtIssue 755ff74867bSYangyu Chen def EnableStorePrefetchAtCommit = coreParams.EnableStorePrefetchAtCommit 756ff74867bSYangyu Chen def EnableAtCommitMissTrigger = coreParams.EnableAtCommitMissTrigger 757ff74867bSYangyu Chen def EnableStorePrefetchSMS = coreParams.EnableStorePrefetchSMS 758ff74867bSYangyu Chen def EnableStorePrefetchSPB = coreParams.EnableStorePrefetchSPB 7591d260098SXuan Hu require(LoadPipelineWidth == backendParams.LdExuCnt, "LoadPipelineWidth must be equal exuParameters.LduCnt!") 7601d260098SXuan Hu require(StorePipelineWidth == backendParams.StaCnt, "StorePipelineWidth must be equal exuParameters.StuCnt!") 761ff74867bSYangyu Chen def Enable3Load3Store = (LoadPipelineWidth == 3 && StorePipelineWidth == 3) 762ff74867bSYangyu Chen def asidLen = coreParams.MMUAsidLen 763ff74867bSYangyu Chen def vmidLen = coreParams.MMUVmidLen 764ff74867bSYangyu Chen def BTLBWidth = coreParams.LoadPipelineWidth + coreParams.StorePipelineWidth 765ff74867bSYangyu Chen def refillBothTlb = coreParams.refillBothTlb 766ff74867bSYangyu Chen def iwpuParam = coreParams.iwpuParameters 767ff74867bSYangyu Chen def dwpuParam = coreParams.dwpuParameters 768ff74867bSYangyu Chen def itlbParams = coreParams.itlbParameters 769ff74867bSYangyu Chen def ldtlbParams = coreParams.ldtlbParameters 770ff74867bSYangyu Chen def sttlbParams = coreParams.sttlbParameters 771ff74867bSYangyu Chen def hytlbParams = coreParams.hytlbParameters 772ff74867bSYangyu Chen def pftlbParams = coreParams.pftlbParameters 773ff74867bSYangyu Chen def l2ToL1Params = coreParams.l2ToL1tlbParameters 774ff74867bSYangyu Chen def btlbParams = coreParams.btlbParameters 775ff74867bSYangyu Chen def l2tlbParams = coreParams.l2tlbParameters 776ff74867bSYangyu Chen def NumPerfCounters = coreParams.NumPerfCounters 7772225d46eSJiawei Lin 778ff74867bSYangyu Chen def instBytes = if (HasCExtension) 2 else 4 779ff74867bSYangyu Chen def instOffsetBits = log2Ceil(instBytes) 7802225d46eSJiawei Lin 781ff74867bSYangyu Chen def icacheParameters = coreParams.icacheParameters 782ff74867bSYangyu Chen def dcacheParameters = coreParams.dcacheParametersOpt.getOrElse(DCacheParameters()) 7832225d46eSJiawei Lin 784b899def8SWilliam Wang // dcache block cacheline when lr for LRSCCycles - LRSCBackOff cycles 785b899def8SWilliam Wang // for constrained LR/SC loop 786ff74867bSYangyu Chen def LRSCCycles = 64 787b899def8SWilliam Wang // for lr storm 788ff74867bSYangyu Chen def LRSCBackOff = 8 7892225d46eSJiawei Lin 7902225d46eSJiawei Lin // cache hierarchy configurations 791ff74867bSYangyu Chen def l1BusDataWidth = 256 7922225d46eSJiawei Lin 793de169c67SWilliam Wang // load violation predict 794ff74867bSYangyu Chen def ResetTimeMax2Pow = 20 //1078576 795ff74867bSYangyu Chen def ResetTimeMin2Pow = 10 //1024 796de169c67SWilliam Wang // wait table parameters 797ff74867bSYangyu Chen def WaitTableSize = 1024 798ff74867bSYangyu Chen def MemPredPCWidth = log2Up(WaitTableSize) 799ff74867bSYangyu Chen def LWTUse2BitCounter = true 800de169c67SWilliam Wang // store set parameters 801ff74867bSYangyu Chen def SSITSize = WaitTableSize 802ff74867bSYangyu Chen def LFSTSize = 32 803ff74867bSYangyu Chen def SSIDWidth = log2Up(LFSTSize) 804ff74867bSYangyu Chen def LFSTWidth = 4 805ff74867bSYangyu Chen def StoreSetEnable = true // LWT will be disabled if SS is enabled 806ff74867bSYangyu Chen def LFSTEnable = true 807cc4fb544Ssfencevma 808ff74867bSYangyu Chen def PCntIncrStep: Int = 6 809ff74867bSYangyu Chen def numPCntHc: Int = 25 810ff74867bSYangyu Chen def numPCntPtw: Int = 19 811cd365d4cSrvcoresjw 812ff74867bSYangyu Chen def numCSRPCntFrontend = 8 813ff74867bSYangyu Chen def numCSRPCntCtrl = 8 814ff74867bSYangyu Chen def numCSRPCntLsu = 8 815ff74867bSYangyu Chen def numCSRPCntHc = 5 816ff74867bSYangyu Chen def printEventCoding = true 817f7af4c74Schengguanghui 818f7af4c74Schengguanghui // Parameters for Sdtrig extension 819ff74867bSYangyu Chen protected def TriggerNum = 4 820ff74867bSYangyu Chen protected def TriggerChainMaxLength = 2 8212225d46eSJiawei Lin} 822