xref: /XiangShan/src/main/scala/xiangshan/L2Top.scala (revision 042e89e414f8956a139ecd64336469a6a7b5ff6f)
1/***************************************************************************************
2  * Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3  * Copyright (c) 2020-2021 Peng Cheng Laboratory
4  *
5  * XiangShan is licensed under Mulan PSL v2.
6  * You can use this software according to the terms and conditions of the Mulan PSL v2.
7  * You may obtain a copy of Mulan PSL v2 at:
8  *          http://license.coscl.org.cn/MulanPSL2
9  *
10  * THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11  * EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12  * MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13  *
14  * See the Mulan PSL v2 for more details.
15  ***************************************************************************************/
16
17package xiangshan
18
19import chisel3._
20import chisel3.util._
21import org.chipsalliance.cde.config._
22import chisel3.util.{Valid, ValidIO}
23import freechips.rocketchip.diplomacy._
24import freechips.rocketchip.interrupts._
25import freechips.rocketchip.tile.{BusErrorUnit, BusErrorUnitParams, BusErrors, MaxHartIdBits}
26import freechips.rocketchip.tilelink._
27import coupledL2.{L2ParamKey, EnableCHI}
28import coupledL2.tl2tl.TL2TLCoupledL2
29import coupledL2.tl2chi.{TL2CHICoupledL2, PortIO, CHIIssue}
30import huancun.BankBitsKey
31import system.HasSoCParameter
32import top.BusPerfMonitor
33import utility._
34import xiangshan.cache.mmu.TlbRequestIO
35import xiangshan.backend.fu.PMPRespBundle
36import xiangshan.backend.trace.{Itype, TraceCoreInterface}
37
38class L1BusErrorUnitInfo(implicit val p: Parameters) extends Bundle with HasSoCParameter {
39  val ecc_error = Valid(UInt(soc.PAddrBits.W))
40}
41
42class XSL1BusErrors()(implicit val p: Parameters) extends BusErrors {
43  val icache = new L1BusErrorUnitInfo
44  val dcache = new L1BusErrorUnitInfo
45  val l2 = new L1BusErrorUnitInfo
46
47  override def toErrorList: List[Option[(ValidIO[UInt], String, String)]] =
48    List(
49      Some(icache.ecc_error, "I_ECC", "Icache ecc error"),
50      Some(dcache.ecc_error, "D_ECC", "Dcache ecc error"),
51      Some(l2.ecc_error, "L2_ECC", "L2Cache ecc error")
52    )
53}
54
55/**
56  *   L2Top contains everything between Core and XSTile-IO
57  */
58class L2TopInlined()(implicit p: Parameters) extends LazyModule
59  with HasXSParameter
60  with HasSoCParameter
61{
62  override def shouldBeInlined: Boolean = true
63
64  def chainBuffer(depth: Int, n: String): (Seq[LazyModule], TLNode) = {
65    val buffers = Seq.fill(depth){ LazyModule(new TLBuffer()) }
66    buffers.zipWithIndex.foreach{ case (b, i) => {
67      b.suggestName(s"${n}_${i}")
68    }}
69    val node = buffers.map(_.node.asInstanceOf[TLNode]).reduce(_ :*=* _)
70    (buffers, node)
71  }
72  val enableL2 = coreParams.L2CacheParamsOpt.isDefined
73  // =========== Components ============
74  val l1_xbar = TLXbar()
75  val mmio_xbar = TLXbar()
76  val mmio_port = TLIdentityNode() // to L3
77  val memory_port = if (enableCHI && enableL2) None else Some(TLIdentityNode())
78  val beu = LazyModule(new BusErrorUnit(
79    new XSL1BusErrors(),
80    BusErrorUnitParams(soc.BEURange.base, soc.BEURange.mask.toInt + 1)
81  ))
82
83  val i_mmio_port = TLTempNode()
84  val d_mmio_port = TLTempNode()
85
86  val misc_l2_pmu = BusPerfMonitor(name = "Misc_L2", enable = !debugOpts.FPGAPlatform) // l1D & l1I & PTW
87  val l2_l3_pmu = BusPerfMonitor(name = "L2_L3", enable = !debugOpts.FPGAPlatform && !enableCHI, stat_latency = true)
88  val xbar_l2_buffer = TLBuffer()
89
90  val enbale_tllog = !debugOpts.FPGAPlatform && debugOpts.AlwaysBasicDB
91  val l1d_logger = TLLogger(s"L2_L1D_${coreParams.HartId}", enbale_tllog)
92  val l1i_logger = TLLogger(s"L2_L1I_${coreParams.HartId}", enbale_tllog)
93  val ptw_logger = TLLogger(s"L2_PTW_${coreParams.HartId}", enbale_tllog)
94  val ptw_to_l2_buffer = LazyModule(new TLBuffer)
95  val i_mmio_buffer = LazyModule(new TLBuffer)
96
97  val clint_int_node = IntIdentityNode()
98  val debug_int_node = IntIdentityNode()
99  val plic_int_node = IntIdentityNode()
100  val nmi_int_node = IntIdentityNode()
101
102  println(s"enableCHI: ${enableCHI}")
103  val l2cache = if (enableL2) {
104    val config = new Config((_, _, _) => {
105      case L2ParamKey => coreParams.L2CacheParamsOpt.get.copy(
106        hartId = p(XSCoreParamsKey).HartId,
107        FPGAPlatform = debugOpts.FPGAPlatform
108      )
109      case EnableCHI => p(EnableCHI)
110      case CHIIssue => p(CHIIssue)
111      case BankBitsKey => log2Ceil(coreParams.L2NBanks)
112      case MaxHartIdBits => p(MaxHartIdBits)
113      case LogUtilsOptionsKey => p(LogUtilsOptionsKey)
114      case PerfCounterOptionsKey => p(PerfCounterOptionsKey)
115    })
116    if (enableCHI) Some(LazyModule(new TL2CHICoupledL2()(new Config(config))))
117    else Some(LazyModule(new TL2TLCoupledL2()(new Config(config))))
118  } else None
119  val l2_binder = coreParams.L2CacheParamsOpt.map(_ => BankBinder(coreParams.L2NBanks, 64))
120
121  // =========== Connection ============
122  // l2 to l2_binder, then to memory_port
123  l2cache match {
124    case Some(l2) =>
125      l2_binder.get :*= l2.node :*= xbar_l2_buffer :*= l1_xbar :=* misc_l2_pmu
126      l2 match {
127        case l2: TL2TLCoupledL2 =>
128          memory_port.get := l2_l3_pmu := TLClientsMerger() := TLXbar() :=* l2_binder.get
129        case l2: TL2CHICoupledL2 =>
130          l2.managerNode := TLXbar() :=* l2_binder.get
131          l2.mmioNode := mmio_port
132      }
133    case None =>
134      memory_port.get := l1_xbar
135  }
136
137  mmio_xbar := TLBuffer.chainNode(2) := i_mmio_port
138  mmio_xbar := TLBuffer.chainNode(2) := d_mmio_port
139  beu.node := TLBuffer.chainNode(1) := mmio_xbar
140  if (dcacheParameters.cacheCtrlAddressOpt.nonEmpty) {
141    mmio_port :=
142      TLFilter(TLFilter.mSubtract(dcacheParameters.cacheCtrlAddressOpt.get)) :=
143      TLBuffer() :=
144      mmio_xbar
145  } else {
146    mmio_port :=
147      TLBuffer() :=
148      mmio_xbar
149  }
150  class Imp(wrapper: LazyModule) extends LazyModuleImp(wrapper) {
151    val io = IO(new Bundle {
152      val beu_errors = Input(chiselTypeOf(beu.module.io.errors))
153      val reset_vector = new Bundle {
154        val fromTile = Input(UInt(PAddrBits.W))
155        val toCore = Output(UInt(PAddrBits.W))
156      }
157      val hartId = new Bundle() {
158        val fromTile = Input(UInt(64.W))
159        val toCore = Output(UInt(64.W))
160      }
161      val cpu_halt = new Bundle() {
162        val fromCore = Input(Bool())
163        val toTile = Output(Bool())
164      }
165      val cpu_critical_error = new Bundle() {
166        val fromCore = Input(Bool())
167        val toTile = Output(Bool())
168      }
169      val hartIsInReset = new Bundle() {
170        val resetInFrontend = Input(Bool())
171        val toTile = Output(Bool())
172      }
173      val traceCoreInterface = new Bundle{
174        val fromCore = Flipped(new TraceCoreInterface)
175        val toTile   = new TraceCoreInterface
176      }
177      val debugTopDown = new Bundle() {
178        val robTrueCommit = Input(UInt(64.W))
179        val robHeadPaddr = Flipped(Valid(UInt(36.W)))
180        val l2MissMatch = Output(Bool())
181      }
182      val chi = if (enableCHI) Some(new PortIO) else None
183      val nodeID = if (enableCHI) Some(Input(UInt(NodeIDWidth.W))) else None
184      val l2_tlb_req = new TlbRequestIO(nRespDups = 2)
185      val l2_pmp_resp = Flipped(new PMPRespBundle)
186      val l2_hint = ValidIO(new L2ToL1Hint())
187      val perfEvents = Output(Vec(numPCntHc * coreParams.L2NBanks + 1, new PerfEvent))
188      // val reset_core = IO(Output(Reset()))
189    })
190
191    val resetDelayN = Module(new DelayN(UInt(PAddrBits.W), 5))
192
193    beu.module.io.errors.icache := io.beu_errors.icache
194    beu.module.io.errors.dcache := io.beu_errors.dcache
195    resetDelayN.io.in := io.reset_vector.fromTile
196    io.reset_vector.toCore := resetDelayN.io.out
197    io.hartId.toCore := io.hartId.fromTile
198    io.cpu_halt.toTile := io.cpu_halt.fromCore
199    io.cpu_critical_error.toTile := io.cpu_critical_error.fromCore
200    // trace interface
201    val traceToTile = io.traceCoreInterface.toTile
202    val traceFromCore = io.traceCoreInterface.fromCore
203    traceFromCore.fromEncoder := RegNext(traceToTile.fromEncoder)
204    traceToTile.toEncoder.trap := RegEnable(
205      traceFromCore.toEncoder.trap,
206      traceFromCore.toEncoder.groups(0).valid && Itype.isTrap(traceFromCore.toEncoder.groups(0).bits.itype)
207    )
208    traceToTile.toEncoder.priv := RegEnable(
209      traceFromCore.toEncoder.priv,
210      traceFromCore.toEncoder.groups(0).valid
211    )
212    (0 until TraceGroupNum).foreach{ i =>
213      traceToTile.toEncoder.groups(i).valid := RegNext(traceFromCore.toEncoder.groups(i).valid)
214      traceToTile.toEncoder.groups(i).bits.iretire := RegNext(traceFromCore.toEncoder.groups(i).bits.iretire)
215      traceToTile.toEncoder.groups(i).bits.itype := RegNext(traceFromCore.toEncoder.groups(i).bits.itype)
216      traceToTile.toEncoder.groups(i).bits.ilastsize := RegEnable(
217        traceFromCore.toEncoder.groups(i).bits.ilastsize,
218        traceFromCore.toEncoder.groups(i).valid
219      )
220      traceToTile.toEncoder.groups(i).bits.iaddr := RegEnable(
221        traceFromCore.toEncoder.groups(i).bits.iaddr,
222        traceFromCore.toEncoder.groups(i).valid
223      )
224    }
225
226    dontTouch(io.hartId)
227    dontTouch(io.cpu_halt)
228    dontTouch(io.cpu_critical_error)
229    if (!io.chi.isEmpty) { dontTouch(io.chi.get) }
230
231    val hartIsInReset = RegInit(true.B)
232    hartIsInReset := io.hartIsInReset.resetInFrontend || reset.asBool
233    io.hartIsInReset.toTile := hartIsInReset
234
235    if (l2cache.isDefined) {
236      val l2 = l2cache.get.module
237      io.l2_hint := l2.io.l2_hint
238      l2.io.debugTopDown.robHeadPaddr := DontCare
239      l2.io.hartId := io.hartId.fromTile
240      l2.io.debugTopDown.robHeadPaddr := io.debugTopDown.robHeadPaddr
241      l2.io.debugTopDown.robTrueCommit := io.debugTopDown.robTrueCommit
242      io.debugTopDown.l2MissMatch := l2.io.debugTopDown.l2MissMatch
243
244      /* l2 tlb */
245      io.l2_tlb_req.req.bits := DontCare
246      io.l2_tlb_req.req.valid := l2.io.l2_tlb_req.req.valid
247      io.l2_tlb_req.resp.ready := l2.io.l2_tlb_req.resp.ready
248      io.l2_tlb_req.req.bits.vaddr := l2.io.l2_tlb_req.req.bits.vaddr
249      io.l2_tlb_req.req.bits.cmd := l2.io.l2_tlb_req.req.bits.cmd
250      io.l2_tlb_req.req.bits.size := l2.io.l2_tlb_req.req.bits.size
251      io.l2_tlb_req.req.bits.kill := l2.io.l2_tlb_req.req.bits.kill
252      io.l2_tlb_req.req.bits.no_translate := l2.io.l2_tlb_req.req.bits.no_translate
253      io.l2_tlb_req.req_kill := l2.io.l2_tlb_req.req_kill
254      io.perfEvents := l2.io_perf
255
256      val allPerfEvents = l2.getPerfEvents
257      if (printEventCoding) {
258        for (((name, inc), i) <- allPerfEvents.zipWithIndex) {
259          println("L2 Cache perfEvents Set", name, inc, i)
260        }
261      }
262
263      l2.io.l2_tlb_req.resp.valid := io.l2_tlb_req.resp.valid
264      l2.io.l2_tlb_req.req.ready := io.l2_tlb_req.req.ready
265      l2.io.l2_tlb_req.resp.bits.paddr.head := io.l2_tlb_req.resp.bits.paddr.head
266      l2.io.l2_tlb_req.resp.bits.pbmt := io.l2_tlb_req.resp.bits.pbmt.head
267      l2.io.l2_tlb_req.resp.bits.miss := io.l2_tlb_req.resp.bits.miss
268      l2.io.l2_tlb_req.resp.bits.excp.head.gpf := io.l2_tlb_req.resp.bits.excp.head.gpf
269      l2.io.l2_tlb_req.resp.bits.excp.head.pf := io.l2_tlb_req.resp.bits.excp.head.pf
270      l2.io.l2_tlb_req.resp.bits.excp.head.af := io.l2_tlb_req.resp.bits.excp.head.af
271      l2.io.l2_tlb_req.pmp_resp.ld := io.l2_pmp_resp.ld
272      l2.io.l2_tlb_req.pmp_resp.st := io.l2_pmp_resp.st
273      l2.io.l2_tlb_req.pmp_resp.instr := io.l2_pmp_resp.instr
274      l2.io.l2_tlb_req.pmp_resp.mmio := io.l2_pmp_resp.mmio
275      l2.io.l2_tlb_req.pmp_resp.atomic := io.l2_pmp_resp.atomic
276      l2cache.get match {
277        case l2cache: TL2CHICoupledL2 =>
278          val l2 = l2cache.module
279          l2.io_nodeID := io.nodeID.get
280          io.chi.get <> l2.io_chi
281        case l2cache: TL2TLCoupledL2 =>
282      }
283
284      beu.module.io.errors.l2.ecc_error.valid := l2.io.error.valid
285      beu.module.io.errors.l2.ecc_error.bits := l2.io.error.address
286    } else {
287      io.l2_hint := 0.U.asTypeOf(io.l2_hint)
288      io.debugTopDown <> DontCare
289
290      io.l2_tlb_req.req.valid := false.B
291      io.l2_tlb_req.req.bits := DontCare
292      io.l2_tlb_req.req_kill := DontCare
293      io.l2_tlb_req.resp.ready := true.B
294      io.perfEvents := DontCare
295
296      beu.module.io.errors.l2 := 0.U.asTypeOf(beu.module.io.errors.l2)
297    }
298  }
299
300  lazy val module = new Imp(this)
301}
302
303class L2Top()(implicit p: Parameters) extends LazyModule
304  with HasXSParameter
305  with HasSoCParameter {
306
307  override def shouldBeInlined: Boolean = false
308
309  val inner = LazyModule(new L2TopInlined())
310
311  class Imp(wrapper: LazyModule) extends LazyModuleImp(wrapper) {
312    val io = IO(inner.module.io.cloneType)
313    val reset_core = IO(Output(Reset()))
314    io <> inner.module.io
315
316    if (debugOpts.ResetGen) {
317      ResetGen(ResetGenNode(Seq(
318        CellNode(reset_core),
319        ModuleNode(inner.module)
320      )), reset, sim = false)
321    } else {
322      reset_core := DontCare
323    }
324  }
325
326  lazy val module = new Imp(this)
327}