1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan 18 19import chisel3._ 20import chisel3.util._ 21import xiangshan.backend.rob.RobPtr 22import xiangshan.backend.CtrlToFtqIO 23import xiangshan.backend.decode.{ImmUnion, XDecode} 24import xiangshan.mem.{LqPtr, SqPtr} 25import xiangshan.frontend.PreDecodeInfo 26import xiangshan.frontend.HasBPUParameter 27import xiangshan.frontend.{GlobalHistory, ShiftingGlobalHistory, CircularGlobalHistory, AllFoldedHistories} 28import xiangshan.frontend.RASEntry 29import xiangshan.frontend.BPUCtrl 30import xiangshan.frontend.FtqPtr 31import xiangshan.frontend.CGHPtr 32import xiangshan.frontend.FtqRead 33import xiangshan.frontend.FtqToCtrlIO 34import utils._ 35 36import scala.math.max 37import Chisel.experimental.chiselName 38import chipsalliance.rocketchip.config.Parameters 39import chisel3.util.BitPat.bitPatToUInt 40import xiangshan.backend.fu.PMPEntry 41import xiangshan.frontend.Ftq_Redirect_SRAMEntry 42import xiangshan.frontend.AllFoldedHistories 43 44class ValidUndirectioned[T <: Data](gen: T) extends Bundle { 45 val valid = Bool() 46 val bits = gen.cloneType.asInstanceOf[T] 47 48 override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type] 49} 50 51object ValidUndirectioned { 52 def apply[T <: Data](gen: T) = { 53 new ValidUndirectioned[T](gen) 54 } 55} 56 57object RSFeedbackType { 58 val tlbMiss = 0.U(3.W) 59 val mshrFull = 1.U(3.W) 60 val dataInvalid = 2.U(3.W) 61 val bankConflict = 3.U(3.W) 62 val ldVioCheckRedo = 4.U(3.W) 63 64 def apply() = UInt(3.W) 65} 66 67class PredictorAnswer(implicit p: Parameters) extends XSBundle { 68 val hit = if (!env.FPGAPlatform) Bool() else UInt(0.W) 69 val taken = if (!env.FPGAPlatform) Bool() else UInt(0.W) 70 val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W) 71} 72 73class CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter { 74 // from backend 75 val pc = UInt(VAddrBits.W) 76 // frontend -> backend -> frontend 77 val pd = new PreDecodeInfo 78 val rasSp = UInt(log2Up(RasSize).W) 79 val rasEntry = new RASEntry 80 // val hist = new ShiftingGlobalHistory 81 val folded_hist = new AllFoldedHistories(foldedGHistInfos) 82 val histPtr = new CGHPtr 83 val phist = UInt(PathHistoryLength.W) 84 val specCnt = Vec(numBr, UInt(10.W)) 85 val phNewBit = Bool() 86 // need pipeline update 87 val br_hit = Bool() 88 val predTaken = Bool() 89 val target = UInt(VAddrBits.W) 90 val taken = Bool() 91 val isMisPred = Bool() 92 val shift = UInt((log2Ceil(numBr)+1).W) 93 val addIntoHist = Bool() 94 95 def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = { 96 // this.hist := entry.ghist 97 this.folded_hist := entry.folded_hist 98 this.histPtr := entry.histPtr 99 this.phist := entry.phist 100 this.phNewBit := entry.phNewBit 101 this.rasSp := entry.rasSp 102 this.rasEntry := entry.rasEntry 103 this.specCnt := entry.specCnt 104 this 105 } 106} 107 108// Dequeue DecodeWidth insts from Ibuffer 109class CtrlFlow(implicit p: Parameters) extends XSBundle { 110 val instr = UInt(32.W) 111 val pc = UInt(VAddrBits.W) 112 val foldpc = UInt(MemPredPCWidth.W) 113 val exceptionVec = ExceptionVec() 114 val trigger = new TriggerCf 115 val intrVec = Vec(12, Bool()) 116 val pd = new PreDecodeInfo 117 val pred_taken = Bool() 118 val crossPageIPFFix = Bool() 119 val storeSetHit = Bool() // inst has been allocated an store set 120 val waitForSqIdx = new SqPtr // store set predicted previous store sqIdx 121 // Load wait is needed 122 // load inst will not be executed until former store (predicted by mdp) addr calcuated 123 val loadWaitBit = Bool() 124 // If (loadWaitBit && loadWaitStrict), strict load wait is needed 125 // load inst will not be executed until ALL former store addr calcuated 126 val loadWaitStrict = Bool() 127 val ssid = UInt(SSIDWidth.W) 128 val ftqPtr = new FtqPtr 129 val ftqOffset = UInt(log2Up(PredictWidth).W) 130 // This inst will flush all the pipe when it is the oldest inst in ROB, 131 // then replay from this inst itself 132 val replayInst = Bool() 133} 134 135 136class FPUCtrlSignals(implicit p: Parameters) extends XSBundle { 137 val isAddSub = Bool() // swap23 138 val typeTagIn = UInt(1.W) 139 val typeTagOut = UInt(1.W) 140 val fromInt = Bool() 141 val wflags = Bool() 142 val fpWen = Bool() 143 val fmaCmd = UInt(2.W) 144 val div = Bool() 145 val sqrt = Bool() 146 val fcvt = Bool() 147 val typ = UInt(2.W) 148 val fmt = UInt(2.W) 149 val ren3 = Bool() //TODO: remove SrcType.fp 150 val rm = UInt(3.W) 151} 152 153// Decode DecodeWidth insts at Decode Stage 154class CtrlSignals(implicit p: Parameters) extends XSBundle { 155 val srcType = Vec(3, SrcType()) 156 val lsrc = Vec(3, UInt(5.W)) 157 val ldest = UInt(5.W) 158 val fuType = FuType() 159 val fuOpType = FuOpType() 160 val rfWen = Bool() 161 val fpWen = Bool() 162 val isXSTrap = Bool() 163 val noSpecExec = Bool() // wait forward 164 val blockBackward = Bool() // block backward 165 val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit 166 val isRVF = Bool() 167 val selImm = SelImm() 168 val imm = UInt(ImmUnion.maxLen.W) 169 val commitType = CommitType() 170 val fpu = new FPUCtrlSignals 171 val isMove = Bool() 172 val singleStep = Bool() 173 // This inst will flush all the pipe when it is the oldest inst in ROB, 174 // then replay from this inst itself 175 val replayInst = Bool() 176 177 private def allSignals = srcType ++ Seq(fuType, fuOpType, rfWen, fpWen, 178 isXSTrap, noSpecExec, blockBackward, flushPipe, isRVF, selImm) 179 180 def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]): CtrlSignals = { 181 val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table) 182 allSignals zip decoder foreach { case (s, d) => s := d } 183 commitType := DontCare 184 this 185 } 186 187 def decode(bit: List[BitPat]): CtrlSignals = { 188 allSignals.zip(bit.map(bitPatToUInt(_))).foreach{ case (s, d) => s := d } 189 this 190 } 191} 192 193class CfCtrl(implicit p: Parameters) extends XSBundle { 194 val cf = new CtrlFlow 195 val ctrl = new CtrlSignals 196} 197 198class PerfDebugInfo(implicit p: Parameters) extends XSBundle { 199 val eliminatedMove = Bool() 200 // val fetchTime = UInt(64.W) 201 val renameTime = UInt(XLEN.W) 202 val dispatchTime = UInt(XLEN.W) 203 val enqRsTime = UInt(XLEN.W) 204 val selectTime = UInt(XLEN.W) 205 val issueTime = UInt(XLEN.W) 206 val writebackTime = UInt(XLEN.W) 207 // val commitTime = UInt(64.W) 208 val runahead_checkpoint_id = UInt(64.W) 209} 210 211// Separate LSQ 212class LSIdx(implicit p: Parameters) extends XSBundle { 213 val lqIdx = new LqPtr 214 val sqIdx = new SqPtr 215} 216 217// CfCtrl -> MicroOp at Rename Stage 218class MicroOp(implicit p: Parameters) extends CfCtrl { 219 val srcState = Vec(3, SrcState()) 220 val psrc = Vec(3, UInt(PhyRegIdxWidth.W)) 221 val pdest = UInt(PhyRegIdxWidth.W) 222 val old_pdest = UInt(PhyRegIdxWidth.W) 223 val robIdx = new RobPtr 224 val lqIdx = new LqPtr 225 val sqIdx = new SqPtr 226 val diffTestDebugLrScValid = Bool() 227 val eliminatedMove = Bool() 228 val debugInfo = new PerfDebugInfo 229 def needRfRPort(index: Int, rfType: Int, ignoreState: Boolean = true) : Bool = { 230 (index, rfType) match { 231 case (0, 0) => ctrl.srcType(0) === SrcType.reg && ctrl.lsrc(0) =/= 0.U && (srcState(0) === SrcState.rdy || ignoreState.B) 232 case (1, 0) => ctrl.srcType(1) === SrcType.reg && ctrl.lsrc(1) =/= 0.U && (srcState(1) === SrcState.rdy || ignoreState.B) 233 case (0, 1) => ctrl.srcType(0) === SrcType.fp && (srcState(0) === SrcState.rdy || ignoreState.B) 234 case (1, 1) => ctrl.srcType(1) === SrcType.fp && (srcState(1) === SrcState.rdy || ignoreState.B) 235 case (2, 1) => ctrl.srcType(2) === SrcType.fp && (srcState(2) === SrcState.rdy || ignoreState.B) 236 case _ => false.B 237 } 238 } 239 def srcIsReady: Vec[Bool] = { 240 VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcOrImm(t) || s === SrcState.rdy }) 241 } 242 def doWriteIntRf: Bool = ctrl.rfWen && ctrl.ldest =/= 0.U 243 def doWriteFpRf: Bool = ctrl.fpWen 244 def clearExceptions(): MicroOp = { 245 cf.exceptionVec.map(_ := false.B) 246 ctrl.replayInst := false.B 247 ctrl.flushPipe := false.B 248 this 249 } 250} 251 252class MicroOpRbExt(implicit p: Parameters) extends XSBundle { 253 val uop = new MicroOp 254 val flag = UInt(1.W) 255} 256 257class Redirect(implicit p: Parameters) extends XSBundle { 258 val robIdx = new RobPtr 259 val ftqIdx = new FtqPtr 260 val ftqOffset = UInt(log2Up(PredictWidth).W) 261 val level = RedirectLevel() 262 val interrupt = Bool() 263 val cfiUpdate = new CfiUpdateInfo 264 265 val stFtqIdx = new FtqPtr // for load violation predict 266 val stFtqOffset = UInt(log2Up(PredictWidth).W) 267 268 val debug_runahead_checkpoint_id = UInt(64.W) 269 270 // def isUnconditional() = RedirectLevel.isUnconditional(level) 271 def flushItself() = RedirectLevel.flushItself(level) 272 // def isException() = RedirectLevel.isException(level) 273} 274 275class Dp1ToDp2IO(implicit p: Parameters) extends XSBundle { 276 val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 277 val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp)) 278 val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp)) 279} 280 281class ResetPregStateReq(implicit p: Parameters) extends XSBundle { 282 // NOTE: set isInt and isFp both to 'false' when invalid 283 val isInt = Bool() 284 val isFp = Bool() 285 val preg = UInt(PhyRegIdxWidth.W) 286} 287 288class DebugBundle(implicit p: Parameters) extends XSBundle { 289 val isMMIO = Bool() 290 val isPerfCnt = Bool() 291 val paddr = UInt(PAddrBits.W) 292 val vaddr = UInt(VAddrBits.W) 293} 294 295class ExuInput(implicit p: Parameters) extends XSBundle { 296 val uop = new MicroOp 297 val src = Vec(3, UInt(XLEN.W)) 298} 299 300class ExuOutput(implicit p: Parameters) extends XSBundle { 301 val uop = new MicroOp 302 val data = UInt(XLEN.W) 303 val fflags = UInt(5.W) 304 val redirectValid = Bool() 305 val redirect = new Redirect 306 val debug = new DebugBundle 307} 308 309class ExternalInterruptIO(implicit p: Parameters) extends XSBundle { 310 val mtip = Input(Bool()) 311 val msip = Input(Bool()) 312 val meip = Input(Bool()) 313 val seip = Input(Bool()) 314 val debug = Input(Bool()) 315} 316 317class CSRSpecialIO(implicit p: Parameters) extends XSBundle { 318 val exception = Flipped(ValidIO(new MicroOp)) 319 val isInterrupt = Input(Bool()) 320 val memExceptionVAddr = Input(UInt(VAddrBits.W)) 321 val trapTarget = Output(UInt(VAddrBits.W)) 322 val externalInterrupt = new ExternalInterruptIO 323 val interrupt = Output(Bool()) 324} 325 326class ExceptionInfo(implicit p: Parameters) extends XSBundle { 327 val uop = new MicroOp 328 val isInterrupt = Bool() 329} 330 331class RobCommitInfo(implicit p: Parameters) extends XSBundle { 332 val ldest = UInt(5.W) 333 val rfWen = Bool() 334 val fpWen = Bool() 335 val wflags = Bool() 336 val commitType = CommitType() 337 val pdest = UInt(PhyRegIdxWidth.W) 338 val old_pdest = UInt(PhyRegIdxWidth.W) 339 val ftqIdx = new FtqPtr 340 val ftqOffset = UInt(log2Up(PredictWidth).W) 341 342 // these should be optimized for synthesis verilog 343 val pc = UInt(VAddrBits.W) 344} 345 346class RobCommitIO(implicit p: Parameters) extends XSBundle { 347 val isWalk = Output(Bool()) 348 val valid = Vec(CommitWidth, Output(Bool())) 349 val info = Vec(CommitWidth, Output(new RobCommitInfo)) 350 351 def hasWalkInstr = isWalk && valid.asUInt.orR 352 353 def hasCommitInstr = !isWalk && valid.asUInt.orR 354} 355 356class RSFeedback(implicit p: Parameters) extends XSBundle { 357 val rsIdx = UInt(log2Up(IssQueSize).W) 358 val hit = Bool() 359 val flushState = Bool() 360 val sourceType = RSFeedbackType() 361 val dataInvalidSqIdx = new SqPtr 362} 363 364class MemRSFeedbackIO(implicit p: Parameters) extends XSBundle { 365 // Note: you need to update in implicit Parameters p before imp MemRSFeedbackIO 366 // for instance: MemRSFeedbackIO()(updateP) 367 val feedbackSlow = ValidIO(new RSFeedback()) // dcache miss queue full, dtlb miss 368 val feedbackFast = ValidIO(new RSFeedback()) // bank conflict 369 val rsIdx = Input(UInt(log2Up(IssQueSize).W)) 370 val isFirstIssue = Input(Bool()) 371} 372 373class FrontendToCtrlIO(implicit p: Parameters) extends XSBundle { 374 // to backend end 375 val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 376 val fromFtq = new FtqToCtrlIO 377 // from backend 378 val toFtq = Flipped(new CtrlToFtqIO) 379} 380 381class SatpStruct extends Bundle { 382 val mode = UInt(4.W) 383 val asid = UInt(16.W) 384 val ppn = UInt(44.W) 385} 386 387class TlbCsrBundle(implicit p: Parameters) extends XSBundle { 388 val satp = new Bundle { 389 val changed = Bool() 390 val mode = UInt(4.W) // TODO: may change number to parameter 391 val asid = UInt(16.W) 392 val ppn = UInt(44.W) // just use PAddrBits - 3 - vpnnLen 393 394 def apply(satp_value: UInt): Unit = { 395 require(satp_value.getWidth == XLEN) 396 val sa = satp_value.asTypeOf(new SatpStruct) 397 mode := sa.mode 398 asid := sa.asid 399 ppn := sa.ppn 400 changed := DataChanged(sa.asid) // when ppn is changed, software need do the flush 401 } 402 } 403 val priv = new Bundle { 404 val mxr = Bool() 405 val sum = Bool() 406 val imode = UInt(2.W) 407 val dmode = UInt(2.W) 408 } 409 410 override def toPrintable: Printable = { 411 p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " + 412 p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}" 413 } 414} 415 416class SfenceBundle(implicit p: Parameters) extends XSBundle { 417 val valid = Bool() 418 val bits = new Bundle { 419 val rs1 = Bool() 420 val rs2 = Bool() 421 val addr = UInt(VAddrBits.W) 422 val asid = UInt(AsidLength.W) 423 } 424 425 override def toPrintable: Printable = { 426 p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}" 427 } 428} 429 430// Bundle for load violation predictor updating 431class MemPredUpdateReq(implicit p: Parameters) extends XSBundle { 432 val valid = Bool() 433 434 // wait table update 435 val waddr = UInt(MemPredPCWidth.W) 436 val wdata = Bool() // true.B by default 437 438 // store set update 439 // by default, ldpc/stpc should be xor folded 440 val ldpc = UInt(MemPredPCWidth.W) 441 val stpc = UInt(MemPredPCWidth.W) 442} 443 444class CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle { 445 // Prefetcher 446 val l1plus_pf_enable = Output(Bool()) 447 val l2_pf_enable = Output(Bool()) 448 // Labeled XiangShan 449 val dsid = Output(UInt(8.W)) // TODO: DsidWidth as parameter 450 // Load violation predictor 451 val lvpred_disable = Output(Bool()) 452 val no_spec_load = Output(Bool()) 453 val storeset_wait_store = Output(Bool()) 454 val storeset_no_fast_wakeup = Output(Bool()) 455 val lvpred_timeout = Output(UInt(5.W)) 456 // Branch predictor 457 val bp_ctrl = Output(new BPUCtrl) 458 // Memory Block 459 val sbuffer_threshold = Output(UInt(4.W)) 460 val ldld_vio_check = Output(Bool()) 461 // Rename 462 val move_elim_enable = Output(Bool()) 463 // Decode 464 val svinval_enable = Output(Bool()) 465 466 // distribute csr write signal 467 val distribute_csr = new DistributedCSRIO() 468 469 val frontend_trigger = new FrontendTdataDistributeIO() 470 val mem_trigger = new MemTdataDistributeIO() 471 val trigger_enable = Output(Vec(10, Bool())) 472} 473 474class DistributedCSRIO(implicit p: Parameters) extends XSBundle { 475 // CSR has been writen by csr inst, copies of csr should be updated 476 val w = ValidIO(new Bundle { 477 val addr = Output(UInt(12.W)) 478 val data = Output(UInt(XLEN.W)) 479 }) 480} 481 482class DistributedCSRUpdateReq(implicit p: Parameters) extends XSBundle { 483 // Request csr to be updated 484 // 485 // Note that this request will ONLY update CSR Module it self, 486 // copies of csr will NOT be updated, use it with care! 487 // 488 // For each cycle, no more than 1 DistributedCSRUpdateReq is valid 489 val w = ValidIO(new Bundle { 490 val addr = Output(UInt(12.W)) 491 val data = Output(UInt(XLEN.W)) 492 }) 493 def apply(valid: Bool, addr: UInt, data: UInt, src_description: String) = { 494 when(valid){ 495 w.bits.addr := addr 496 w.bits.data := data 497 } 498 println("Distributed CSR update req registered for " + src_description) 499 } 500} 501 502class TriggerCf (implicit p: Parameters) extends XSBundle { 503 val triggerHitVec = Vec(10, Bool()) 504 val triggerTiming = Vec(10, Bool()) 505 val triggerChainVec = Vec(5, Bool()) 506} 507 508class FrontendTdataDistributeIO(implicit p: Parameters) extends XSBundle { 509 val t = Valid(new Bundle { 510 val addr = Output(UInt(2.W)) 511 val tdata = new MatchTriggerIO 512 }) 513 } 514 515class MemTdataDistributeIO(implicit p: Parameters) extends XSBundle { 516 val t = Valid(new Bundle { 517 val addr = Output(UInt(3.W)) 518 val tdata = new MatchTriggerIO 519 }) 520} 521 522class MatchTriggerIO(implicit p: Parameters) extends XSBundle { 523 val matchType = Output(UInt(2.W)) 524 val select = Output(Bool()) 525 val timing = Output(Bool()) 526 val action = Output(Bool()) 527 val chain = Output(Bool()) 528 val tdata2 = Output(UInt(64.W)) 529} 530