xref: /XiangShan/src/main/scala/xiangshan/Bundle.scala (revision d7ac23a3e8e3814ace20194c6171d5f311bb742d)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
171e3fad10SLinJiaweipackage xiangshan
181e3fad10SLinJiawei
1983ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters
201e3fad10SLinJiaweiimport chisel3._
213b739f49SXuan Huimport chisel3.util.BitPat.bitPatToUInt
225844fcf0SLinJiaweiimport chisel3.util._
233b739f49SXuan Huimport utility._
243b739f49SXuan Huimport utils._
25de169c67SWilliam Wangimport xiangshan.backend.decode.{ImmUnion, XDecode}
26730cfbc0SXuan Huimport xiangshan.backend.fu.FuType
273b739f49SXuan Huimport xiangshan.backend.rob.RobPtr
283b739f49SXuan Huimport xiangshan.frontend._
295c1ae31bSYinan Xuimport xiangshan.mem.{LqPtr, SqPtr}
30b1712600SZiyue Zhangimport xiangshan.backend.Bundles.{DynInst, UopIdx}
31b52d4755SXuan Huimport xiangshan.backend.fu.vector.Bundles.VType
32*d7ac23a3SEaston Manimport xiangshan.frontend.{AllAheadFoldedHistoryOldestBits, AllFoldedHistories, BPUCtrl, CGHPtr, FtqPtr, FtqToCtrlIO}
33*d7ac23a3SEaston Manimport xiangshan.frontend.{Ftq_Redirect_SRAMEntry, HasBPUParameter, IfuToBackendIO, PreDecodeInfo, RASPtr}
34b9e121dfShappy-lximport xiangshan.cache.HasDCacheParameters
353c02ee8fSwakafaimport utility._
36b0ae3ac4SLinJiawei
378891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
3888825c5cSYinan Xuimport chisel3.util.BitPat.bitPatToUInt
397720a376Sfdyimport chisel3.util.experimental.decode.EspressoMinimizer
4024519898SXuan Huimport xiangshan.backend.CtrlToFtqIO
41b6982e83SLemoverimport xiangshan.backend.fu.PMPEntry
4214a6653fSLingrui98import xiangshan.frontend.Ftq_Redirect_SRAMEntry
43dd6c0695SLingrui98import xiangshan.frontend.AllFoldedHistories
4467402d75SLingrui98import xiangshan.frontend.AllAheadFoldedHistoryOldestBits
45c89b4642SGuokai Chenimport xiangshan.frontend.RASPtr
461e3fad10SLinJiawei
47627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle {
483803411bSzhanglinjuan  val valid = Bool()
4935fe60e8SLingrui98  val bits = gen.cloneType.asInstanceOf[T]
50fe211d16SLinJiawei
513803411bSzhanglinjuan}
523803411bSzhanglinjuan
53627c0a19Szhanglinjuanobject ValidUndirectioned {
54627c0a19Szhanglinjuan  def apply[T <: Data](gen: T) = {
55627c0a19Szhanglinjuan    new ValidUndirectioned[T](gen)
563803411bSzhanglinjuan  }
573803411bSzhanglinjuan}
583803411bSzhanglinjuan
591b7adedcSWilliam Wangobject RSFeedbackType {
6068d13085SXuan Hu  val lrqFull         = 0.U(4.W)
6168d13085SXuan Hu  val tlbMiss         = 1.U(4.W)
6268d13085SXuan Hu  val mshrFull        = 2.U(4.W)
6368d13085SXuan Hu  val dataInvalid     = 3.U(4.W)
6468d13085SXuan Hu  val bankConflict    = 4.U(4.W)
6568d13085SXuan Hu  val ldVioCheckRedo  = 5.U(4.W)
66cee61068Sfdy  val feedbackInvalid = 7.U(4.W)
67cee61068Sfdy  val issueSuccess    = 8.U(4.W)
68ea0f92d8Sczw  val rfArbitFail     = 9.U(4.W)
69ea0f92d8Sczw  val fuIdle          = 10.U(4.W)
70ea0f92d8Sczw  val fuBusy          = 11.U(4.W)
71d54d930bSfdy  val fuUncertain     = 12.U(4.W)
72eb163ef0SHaojin Tang
7368d13085SXuan Hu  val allTypes = 16
74cee61068Sfdy  def apply() = UInt(4.W)
7561d88ec2SXuan Hu
7661d88ec2SXuan Hu  def isStageSuccess(feedbackType: UInt) = {
77cee61068Sfdy    feedbackType === issueSuccess
7861d88ec2SXuan Hu  }
79965c972cSXuan Hu
80965c972cSXuan Hu  def isBlocked(feedbackType: UInt) = {
81b536da76SXuan Hu    feedbackType === rfArbitFail || feedbackType === fuBusy || feedbackType >= lrqFull && feedbackType <= feedbackInvalid
82965c972cSXuan Hu  }
831b7adedcSWilliam Wang}
841b7adedcSWilliam Wang
852225d46eSJiawei Linclass PredictorAnswer(implicit p: Parameters) extends XSBundle {
86097c2688SLingrui98  val hit    = if (!env.FPGAPlatform) Bool() else UInt(0.W)
87097c2688SLingrui98  val taken  = if (!env.FPGAPlatform) Bool() else UInt(0.W)
88097c2688SLingrui98  val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W)
8951b2a476Szoujr}
9051b2a476Szoujr
912225d46eSJiawei Linclass CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter {
92f226232fSzhanglinjuan  // from backend
9369cafcc9SLingrui98  val pc = UInt(VAddrBits.W)
94f226232fSzhanglinjuan  // frontend -> backend -> frontend
95f226232fSzhanglinjuan  val pd = new PreDecodeInfo
96c89b4642SGuokai Chen  val ssp = UInt(log2Up(RasSize).W)
97c89b4642SGuokai Chen  val sctr = UInt(log2Up(RasCtrSize).W)
98c89b4642SGuokai Chen  val TOSW = new RASPtr
99c89b4642SGuokai Chen  val TOSR = new RASPtr
100c89b4642SGuokai Chen  val NOS = new RASPtr
101c89b4642SGuokai Chen  val topAddr = UInt(VAddrBits.W)
102c2ad24ebSLingrui98  // val hist = new ShiftingGlobalHistory
103dd6c0695SLingrui98  val folded_hist = new AllFoldedHistories(foldedGHistInfos)
10467402d75SLingrui98  val afhob = new AllAheadFoldedHistoryOldestBits(foldedGHistInfos)
10567402d75SLingrui98  val lastBrNumOH = UInt((numBr+1).W)
106b37e4b45SLingrui98  val ghr = UInt(UbtbGHRLength.W)
107c2ad24ebSLingrui98  val histPtr = new CGHPtr
108e7b046c5Szoujr  val specCnt = Vec(numBr, UInt(10.W))
109fe3a74fcSYinan Xu  // need pipeline update
110d2b20d1aSTang Haojin  val br_hit = Bool() // if in ftb entry
111d2b20d1aSTang Haojin  val jr_hit = Bool() // if in ftb entry
112d2b20d1aSTang Haojin  val sc_hit = Bool() // if used in ftb entry, invalid if !br_hit
1132e947747SLinJiawei  val predTaken = Bool()
114b2e6921eSLinJiawei  val target = UInt(VAddrBits.W)
1159a2e6b8aSLinJiawei  val taken = Bool()
116b2e6921eSLinJiawei  val isMisPred = Bool()
117d0527adfSzoujr  val shift = UInt((log2Ceil(numBr)+1).W)
118d0527adfSzoujr  val addIntoHist = Bool()
11914a6653fSLingrui98
12014a6653fSLingrui98  def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = {
121c2ad24ebSLingrui98    // this.hist := entry.ghist
122dd6c0695SLingrui98    this.folded_hist := entry.folded_hist
12367402d75SLingrui98    this.lastBrNumOH := entry.lastBrNumOH
12467402d75SLingrui98    this.afhob := entry.afhob
125c2ad24ebSLingrui98    this.histPtr := entry.histPtr
126c89b4642SGuokai Chen    this.ssp := entry.ssp
127c89b4642SGuokai Chen    this.sctr := entry.sctr
128c89b4642SGuokai Chen    this.TOSW := entry.TOSW
129c89b4642SGuokai Chen    this.TOSR := entry.TOSR
130c89b4642SGuokai Chen    this.NOS := entry.NOS
131c89b4642SGuokai Chen    this.topAddr := entry.topAddr
13214a6653fSLingrui98    this
13314a6653fSLingrui98  }
134b2e6921eSLinJiawei}
135b2e6921eSLinJiawei
1365844fcf0SLinJiawei// Dequeue DecodeWidth insts from Ibuffer
137de169c67SWilliam Wangclass CtrlFlow(implicit p: Parameters) extends XSBundle {
1385844fcf0SLinJiawei  val instr = UInt(32.W)
1395844fcf0SLinJiawei  val pc = UInt(VAddrBits.W)
140e25e4d90SXuan Hu  // Todo: remove this
141d0de7e4aSpeixiaokun  val gpaddr = UInt(GPAddrBits.W)
142de169c67SWilliam Wang  val foldpc = UInt(MemPredPCWidth.W)
143baf8def6SYinan Xu  val exceptionVec = ExceptionVec()
14472951335SLi Qianruo  val trigger = new TriggerCf
145faf3cfa9SLinJiawei  val pd = new PreDecodeInfo
146cde9280dSLinJiawei  val pred_taken = Bool()
147c84054caSLinJiawei  val crossPageIPFFix = Bool()
148de169c67SWilliam Wang  val storeSetHit = Bool() // inst has been allocated an store set
149980c1bc3SWilliam Wang  val waitForRobIdx = new RobPtr // store set predicted previous store robIdx
150d1fe0262SWilliam Wang  // Load wait is needed
151d1fe0262SWilliam Wang  // load inst will not be executed until former store (predicted by mdp) addr calcuated
152d1fe0262SWilliam Wang  val loadWaitBit = Bool()
153d1fe0262SWilliam Wang  // If (loadWaitBit && loadWaitStrict), strict load wait is needed
154d1fe0262SWilliam Wang  // load inst will not be executed until ALL former store addr calcuated
155d1fe0262SWilliam Wang  val loadWaitStrict = Bool()
156de169c67SWilliam Wang  val ssid = UInt(SSIDWidth.W)
157884dbb3bSLinJiawei  val ftqPtr = new FtqPtr
158884dbb3bSLinJiawei  val ftqOffset = UInt(log2Up(PredictWidth).W)
1595844fcf0SLinJiawei}
1605844fcf0SLinJiawei
16172951335SLi Qianruo
1622225d46eSJiawei Linclass FPUCtrlSignals(implicit p: Parameters) extends XSBundle {
1632ce29ed6SLinJiawei  val isAddSub = Bool() // swap23
164dc597826SJiawei Lin  val typeTagIn = UInt(1.W)
165dc597826SJiawei Lin  val typeTagOut = UInt(1.W)
1662ce29ed6SLinJiawei  val fromInt = Bool()
1672ce29ed6SLinJiawei  val wflags = Bool()
1682ce29ed6SLinJiawei  val fpWen = Bool()
1692ce29ed6SLinJiawei  val fmaCmd = UInt(2.W)
1702ce29ed6SLinJiawei  val div = Bool()
1712ce29ed6SLinJiawei  val sqrt = Bool()
1722ce29ed6SLinJiawei  val fcvt = Bool()
1732ce29ed6SLinJiawei  val typ = UInt(2.W)
1742ce29ed6SLinJiawei  val fmt = UInt(2.W)
1752ce29ed6SLinJiawei  val ren3 = Bool() //TODO: remove SrcType.fp
176e6c6b64fSLinJiawei  val rm = UInt(3.W)
177579b9f28SLinJiawei}
178579b9f28SLinJiawei
1795844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage
1802225d46eSJiawei Linclass CtrlSignals(implicit p: Parameters) extends XSBundle {
1818744445eSMaxpicca-Li  val debug_globalID = UInt(XLEN.W)
182a7a8a6ccSHaojin Tang  val srcType = Vec(4, SrcType())
183a7a8a6ccSHaojin Tang  val lsrc = Vec(4, UInt(6.W))
184a7a8a6ccSHaojin Tang  val ldest = UInt(6.W)
1859a2e6b8aSLinJiawei  val fuType = FuType()
1869a2e6b8aSLinJiawei  val fuOpType = FuOpType()
1879a2e6b8aSLinJiawei  val rfWen = Bool()
1889a2e6b8aSLinJiawei  val fpWen = Bool()
189deb6421eSHaojin Tang  val vecWen = Bool()
1909a2e6b8aSLinJiawei  val isXSTrap = Bool()
1912d366136SLinJiawei  val noSpecExec = Bool() // wait forward
1922d366136SLinJiawei  val blockBackward = Bool() // block backward
19345a56a29SZhangZifei  val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit
194e2695e90SzhanglyGit  val uopSplitType = UopSplitType()
195c2a8ae00SYikeZhou  val selImm = SelImm()
196b0ae3ac4SLinJiawei  val imm = UInt(ImmUnion.maxLen.W)
197a3edac52SYinan Xu  val commitType = CommitType()
198579b9f28SLinJiawei  val fpu = new FPUCtrlSignals
199b1712600SZiyue Zhang  val uopIdx = UopIdx()
200aac4464eSYinan Xu  val isMove = Bool()
2011a0debc2Sczw  val vm = Bool()
202d4aca96cSlqre  val singleStep = Bool()
203c88c3a2aSYinan Xu  // This inst will flush all the pipe when it is the oldest inst in ROB,
204c88c3a2aSYinan Xu  // then replay from this inst itself
205c88c3a2aSYinan Xu  val replayInst = Bool()
20689cc69c1STang Haojin  val canRobCompress = Bool()
207be25371aSYikeZhou
20857a10886SXuan Hu  private def allSignals = srcType.take(3) ++ Seq(fuType, fuOpType, rfWen, fpWen, vecWen,
20989cc69c1STang Haojin    isXSTrap, noSpecExec, blockBackward, flushPipe, canRobCompress, uopSplitType, selImm)
21088825c5cSYinan Xu
21188825c5cSYinan Xu  def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]): CtrlSignals = {
2127720a376Sfdy    val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table, EspressoMinimizer)
21388825c5cSYinan Xu    allSignals zip decoder foreach { case (s, d) => s := d }
2144d24c305SYikeZhou    commitType := DontCare
215be25371aSYikeZhou    this
216be25371aSYikeZhou  }
21788825c5cSYinan Xu
21888825c5cSYinan Xu  def decode(bit: List[BitPat]): CtrlSignals = {
21988825c5cSYinan Xu    allSignals.zip(bit.map(bitPatToUInt(_))).foreach{ case (s, d) => s := d }
22088825c5cSYinan Xu    this
22188825c5cSYinan Xu  }
222b6900d94SYinan Xu
2233b739f49SXuan Hu  def isWFI: Bool = fuType === FuType.csr.U && fuOpType === CSROpType.wfi
224f025d715SYinan Xu  def isSoftPrefetch: Bool = {
2253b739f49SXuan Hu    fuType === FuType.alu.U && fuOpType === ALUOpType.or && selImm === SelImm.IMM_I && ldest === 0.U
226f025d715SYinan Xu  }
2273d1a5c10Smaliao  def needWriteRf: Bool = (rfWen && ldest =/= 0.U) || fpWen || vecWen
228d0de7e4aSpeixiaokun  def isHyperInst: Bool = {
229e25e4d90SXuan Hu    fuType === FuType.ldu.U && LSUOpType.isHlv(fuOpType) || fuType === FuType.stu.U && LSUOpType.isHsv(fuOpType)
230d0de7e4aSpeixiaokun  }
2315844fcf0SLinJiawei}
2325844fcf0SLinJiawei
2332225d46eSJiawei Linclass CfCtrl(implicit p: Parameters) extends XSBundle {
2345844fcf0SLinJiawei  val cf = new CtrlFlow
2355844fcf0SLinJiawei  val ctrl = new CtrlSignals
2365844fcf0SLinJiawei}
2375844fcf0SLinJiawei
2382225d46eSJiawei Linclass PerfDebugInfo(implicit p: Parameters) extends XSBundle {
2398b8e745dSYikeZhou  val eliminatedMove = Bool()
2408744445eSMaxpicca-Li  // val fetchTime = UInt(XLEN.W)
241ebb8ebf8SYinan Xu  val renameTime = UInt(XLEN.W)
242ebb8ebf8SYinan Xu  val dispatchTime = UInt(XLEN.W)
243ebb8ebf8SYinan Xu  val enqRsTime = UInt(XLEN.W)
244ebb8ebf8SYinan Xu  val selectTime = UInt(XLEN.W)
245ebb8ebf8SYinan Xu  val issueTime = UInt(XLEN.W)
246ebb8ebf8SYinan Xu  val writebackTime = UInt(XLEN.W)
2478744445eSMaxpicca-Li  // val commitTime = UInt(XLEN.W)
2488744445eSMaxpicca-Li  val runahead_checkpoint_id = UInt(XLEN.W)
2498744445eSMaxpicca-Li  val tlbFirstReqTime = UInt(XLEN.W)
2508744445eSMaxpicca-Li  val tlbRespTime = UInt(XLEN.W) // when getting hit result (including delay in L2TLB hit)
251ba4100caSYinan Xu}
252ba4100caSYinan Xu
25348d1472eSWilliam Wang// Separate LSQ
2542225d46eSJiawei Linclass LSIdx(implicit p: Parameters) extends XSBundle {
255915c0dd4SYinan Xu  val lqIdx = new LqPtr
2565c1ae31bSYinan Xu  val sqIdx = new SqPtr
25724726fbfSWilliam Wang}
25824726fbfSWilliam Wang
259b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage
2602225d46eSJiawei Linclass MicroOp(implicit p: Parameters) extends CfCtrl {
261a7a8a6ccSHaojin Tang  val srcState = Vec(4, SrcState())
262a7a8a6ccSHaojin Tang  val psrc = Vec(4, UInt(PhyRegIdxWidth.W))
26320e31bd1SYinan Xu  val pdest = UInt(PhyRegIdxWidth.W)
2649aca92b9SYinan Xu  val robIdx = new RobPtr
26589cc69c1STang Haojin  val instrSize = UInt(log2Ceil(RenameWidth + 1).W)
266fe6452fcSYinan Xu  val lqIdx = new LqPtr
267fe6452fcSYinan Xu  val sqIdx = new SqPtr
2688b8e745dSYikeZhou  val eliminatedMove = Bool()
269fa7f2c26STang Haojin  val snapshot = Bool()
2707cef916fSYinan Xu  val debugInfo = new PerfDebugInfo
2719d4e1137SYinan Xu  def needRfRPort(index: Int, isFp: Boolean, ignoreState: Boolean = true) : Bool = {
272bcce877bSYinan Xu    val stateReady = srcState(index) === SrcState.rdy || ignoreState.B
273bcce877bSYinan Xu    val readReg = if (isFp) {
274bcce877bSYinan Xu      ctrl.srcType(index) === SrcType.fp
275bcce877bSYinan Xu    } else {
276bcce877bSYinan Xu      ctrl.srcType(index) === SrcType.reg && ctrl.lsrc(index) =/= 0.U
277a338f247SYinan Xu    }
278bcce877bSYinan Xu    readReg && stateReady
279a338f247SYinan Xu  }
2805c7674feSYinan Xu  def srcIsReady: Vec[Bool] = {
281c9ebdf90SYinan Xu    VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcOrImm(t) || s === SrcState.rdy })
2825c7674feSYinan Xu  }
2836ab6918fSYinan Xu  def clearExceptions(
2846ab6918fSYinan Xu    exceptionBits: Seq[Int] = Seq(),
2856ab6918fSYinan Xu    flushPipe: Boolean = false,
2866ab6918fSYinan Xu    replayInst: Boolean = false
2876ab6918fSYinan Xu  ): MicroOp = {
2886ab6918fSYinan Xu    cf.exceptionVec.zipWithIndex.filterNot(x => exceptionBits.contains(x._2)).foreach(_._1 := false.B)
2896ab6918fSYinan Xu    if (!flushPipe) { ctrl.flushPipe := false.B }
2906ab6918fSYinan Xu    if (!replayInst) { ctrl.replayInst := false.B }
291c88c3a2aSYinan Xu    this
292c88c3a2aSYinan Xu  }
2935844fcf0SLinJiawei}
2945844fcf0SLinJiawei
29546f74b57SHaojin Tangclass XSBundleWithMicroOp(implicit p: Parameters) extends XSBundle {
296dfb4c5dcSXuan Hu  val uop = new DynInst
29746f74b57SHaojin Tang}
29846f74b57SHaojin Tang
29946f74b57SHaojin Tangclass MicroOpRbExt(implicit p: Parameters) extends XSBundleWithMicroOp {
300de169c67SWilliam Wang  val flag = UInt(1.W)
3011e3fad10SLinJiawei}
302de169c67SWilliam Wang
3032225d46eSJiawei Linclass Redirect(implicit p: Parameters) extends XSBundle {
30414a67055Ssfencevma  val isRVC = Bool()
3059aca92b9SYinan Xu  val robIdx = new RobPtr
30636d7aed5SLinJiawei  val ftqIdx = new FtqPtr
30736d7aed5SLinJiawei  val ftqOffset = UInt(log2Up(PredictWidth).W)
308bfb958a3SYinan Xu  val level = RedirectLevel()
309bfb958a3SYinan Xu  val interrupt = Bool()
310c778d2afSLinJiawei  val cfiUpdate = new CfiUpdateInfo
311bfb958a3SYinan Xu
312de169c67SWilliam Wang  val stFtqIdx = new FtqPtr // for load violation predict
313de169c67SWilliam Wang  val stFtqOffset = UInt(log2Up(PredictWidth).W)
314fe211d16SLinJiawei
31520edb3f7SWilliam Wang  val debug_runahead_checkpoint_id = UInt(64.W)
316d2b20d1aSTang Haojin  val debugIsCtrl = Bool()
317d2b20d1aSTang Haojin  val debugIsMemVio = Bool()
31820edb3f7SWilliam Wang
319bfb958a3SYinan Xu  def flushItself() = RedirectLevel.flushItself(level)
320a25b1bceSLinJiawei}
321a25b1bceSLinJiawei
3222b4e8253SYinan Xuclass ResetPregStateReq(implicit p: Parameters) extends XSBundle {
32360deaca2SLinJiawei  // NOTE: set isInt and isFp both to 'false' when invalid
32460deaca2SLinJiawei  val isInt = Bool()
32560deaca2SLinJiawei  val isFp = Bool()
32660deaca2SLinJiawei  val preg = UInt(PhyRegIdxWidth.W)
3275844fcf0SLinJiawei}
3285844fcf0SLinJiawei
3292225d46eSJiawei Linclass DebugBundle(implicit p: Parameters) extends XSBundle {
33072235fa4SWilliam Wang  val isMMIO = Bool()
3318635f18fSwangkaifan  val isPerfCnt = Bool()
3328b91a337SWilliam Wang  val paddr = UInt(PAddrBits.W)
33372951335SLi Qianruo  val vaddr = UInt(VAddrBits.W)
3348744445eSMaxpicca-Li  /* add L/S inst info in EXU */
3358744445eSMaxpicca-Li  // val L1toL2TlbLatency = UInt(XLEN.W)
3368744445eSMaxpicca-Li  // val levelTlbHit = UInt(2.W)
337e402d94eSWilliam Wang}
3385844fcf0SLinJiawei
3392225d46eSJiawei Linclass ExternalInterruptIO(implicit p: Parameters) extends XSBundle {
34035bfeecbSYinan Xu  val mtip = Input(Bool())
34135bfeecbSYinan Xu  val msip = Input(Bool())
34235bfeecbSYinan Xu  val meip = Input(Bool())
343b3d79b37SYinan Xu  val seip = Input(Bool())
344d4aca96cSlqre  val debug = Input(Bool())
3455844fcf0SLinJiawei}
3465844fcf0SLinJiawei
3472225d46eSJiawei Linclass CSRSpecialIO(implicit p: Parameters) extends XSBundle {
3483b739f49SXuan Hu  val exception = Flipped(ValidIO(new DynInst))
3493fa7b737SYinan Xu  val isInterrupt = Input(Bool())
35035bfeecbSYinan Xu  val memExceptionVAddr = Input(UInt(VAddrBits.W))
35135bfeecbSYinan Xu  val trapTarget = Output(UInt(VAddrBits.W))
35235bfeecbSYinan Xu  val externalInterrupt = new ExternalInterruptIO
35335bfeecbSYinan Xu  val interrupt = Output(Bool())
35435bfeecbSYinan Xu}
35535bfeecbSYinan Xu
356a8db15d8Sfdyclass DiffCommitIO(implicit p: Parameters) extends XSBundle {
357a8db15d8Sfdy  val isCommit = Bool()
358a8db15d8Sfdy  val commitValid = Vec(CommitWidth * MaxUopSize, Bool())
359a8db15d8Sfdy
3606b102a39SHaojin Tang  val info = Vec(CommitWidth * MaxUopSize, new RabCommitInfo)
361a8db15d8Sfdy}
362a8db15d8Sfdy
3639aca92b9SYinan Xuclass RobCommitInfo(implicit p: Parameters) extends XSBundle {
364a7a8a6ccSHaojin Tang  val ldest = UInt(6.W)
365fe6452fcSYinan Xu  val rfWen = Bool()
366f1ba628bSHaojin Tang  val fpWen = Bool() // for Rab only
367f1ba628bSHaojin Tang  def dirtyFs = fpWen // for Rob only
368deb6421eSHaojin Tang  val vecWen = Bool()
3690f038924SZhangZifei  def fpVecWen = fpWen || vecWen
370a1fd7de4SLinJiawei  val wflags = Bool()
371fe6452fcSYinan Xu  val commitType = CommitType()
372fe6452fcSYinan Xu  val pdest = UInt(PhyRegIdxWidth.W)
373884dbb3bSLinJiawei  val ftqIdx = new FtqPtr
374884dbb3bSLinJiawei  val ftqOffset = UInt(log2Up(PredictWidth).W)
375ccfddc82SHaojin Tang  val isMove = Bool()
37614a67055Ssfencevma  val isRVC = Bool()
377a8db15d8Sfdy  val isVset = Bool()
378e25e4d90SXuan Hu  val isHls = Bool()
379a8db15d8Sfdy  val vtype = new VType
3805844fcf0SLinJiawei
3819ecac1e8SYinan Xu  // these should be optimized for synthesis verilog
3829ecac1e8SYinan Xu  val pc = UInt(VAddrBits.W)
38389cc69c1STang Haojin
38489cc69c1STang Haojin  val instrSize = UInt(log2Ceil(RenameWidth + 1).W)
385fe6452fcSYinan Xu}
3865844fcf0SLinJiawei
3879aca92b9SYinan Xuclass RobCommitIO(implicit p: Parameters) extends XSBundle {
388ccfddc82SHaojin Tang  val isCommit = Bool()
389ccfddc82SHaojin Tang  val commitValid = Vec(CommitWidth, Bool())
3906474c47fSYinan Xu
391ccfddc82SHaojin Tang  val isWalk = Bool()
392c51eab43SYinan Xu  // valid bits optimized for walk
393ccfddc82SHaojin Tang  val walkValid = Vec(CommitWidth, Bool())
3946474c47fSYinan Xu
395ccfddc82SHaojin Tang  val info = Vec(CommitWidth, new RobCommitInfo)
396fa7f2c26STang Haojin  val robIdx = Vec(CommitWidth, new RobPtr)
39721e7a6c5SYinan Xu
3986474c47fSYinan Xu  def hasWalkInstr: Bool = isWalk && walkValid.asUInt.orR
3996474c47fSYinan Xu  def hasCommitInstr: Bool = isCommit && commitValid.asUInt.orR
4005844fcf0SLinJiawei}
4015844fcf0SLinJiawei
4026b102a39SHaojin Tangclass RabCommitInfo(implicit p: Parameters) extends XSBundle {
4036b102a39SHaojin Tang  val ldest = UInt(6.W)
4046b102a39SHaojin Tang  val pdest = UInt(PhyRegIdxWidth.W)
4056b102a39SHaojin Tang  val rfWen = Bool()
4066b102a39SHaojin Tang  val fpWen = Bool()
4076b102a39SHaojin Tang  val vecWen = Bool()
4086b102a39SHaojin Tang  val isMove = Bool()
4096b102a39SHaojin Tang}
4106b102a39SHaojin Tang
4116b102a39SHaojin Tangclass RabCommitIO(implicit p: Parameters) extends XSBundle {
4126b102a39SHaojin Tang  val isCommit = Bool()
4136b102a39SHaojin Tang  val commitValid = Vec(CommitWidth, Bool())
4146b102a39SHaojin Tang
4156b102a39SHaojin Tang  val isWalk = Bool()
4166b102a39SHaojin Tang  // valid bits optimized for walk
4176b102a39SHaojin Tang  val walkValid = Vec(CommitWidth, Bool())
4186b102a39SHaojin Tang
4196b102a39SHaojin Tang  val info = Vec(CommitWidth, new RabCommitInfo)
4206b102a39SHaojin Tang  val robIdx = OptionWrapper(!env.FPGAPlatform, Vec(CommitWidth, new RobPtr))
4216b102a39SHaojin Tang
4226b102a39SHaojin Tang  def hasWalkInstr: Bool = isWalk && walkValid.asUInt.orR
4236b102a39SHaojin Tang  def hasCommitInstr: Bool = isCommit && commitValid.asUInt.orR
4246b102a39SHaojin Tang}
4256b102a39SHaojin Tang
426fa7f2c26STang Haojinclass SnapshotPort(implicit p: Parameters) extends XSBundle {
427fa7f2c26STang Haojin  val snptEnq = Bool()
428fa7f2c26STang Haojin  val snptDeq = Bool()
429fa7f2c26STang Haojin  val useSnpt = Bool()
430fa7f2c26STang Haojin  val snptSelect = UInt(log2Ceil(RenameSnapshotNum).W)
431c4b56310SHaojin Tang  val flushVec = Vec(RenameSnapshotNum, Bool())
432fa7f2c26STang Haojin}
433fa7f2c26STang Haojin
4341b7adedcSWilliam Wangclass RSFeedback(implicit p: Parameters) extends XSBundle {
4355db4956bSzhanglyGit  val robIdx = new RobPtr
436037a131fSWilliam Wang  val hit = Bool()
43762f57a35SLemover  val flushState = Bool()
4381b7adedcSWilliam Wang  val sourceType = RSFeedbackType()
439c7160cd3SWilliam Wang  val dataInvalidSqIdx = new SqPtr
440037a131fSWilliam Wang}
441037a131fSWilliam Wang
442d87b76aaSWilliam Wangclass MemRSFeedbackIO(implicit p: Parameters) extends XSBundle {
443d87b76aaSWilliam Wang  // Note: you need to update in implicit Parameters p before imp MemRSFeedbackIO
444d87b76aaSWilliam Wang  // for instance: MemRSFeedbackIO()(updateP)
445d87b76aaSWilliam Wang  val feedbackSlow = ValidIO(new RSFeedback()) // dcache miss queue full, dtlb miss
446d3372210SzhanglyGit  val feedbackFast = ValidIO(new RSFeedback()) // bank conflict
447d87b76aaSWilliam Wang}
448d87b76aaSWilliam Wang
4490f55a0d3SHaojin Tangclass LoadCancelIO(implicit p: Parameters) extends XSBundle {
450596af5d2SHaojin Tang  val ld1Cancel = Bool()
451596af5d2SHaojin Tang  val ld2Cancel = Bool()
4520f55a0d3SHaojin Tang}
4530f55a0d3SHaojin Tang
454f06ca0bfSLingrui98class FrontendToCtrlIO(implicit p: Parameters) extends XSBundle {
4555844fcf0SLinJiawei  // to backend end
4565844fcf0SLinJiawei  val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow))
457d2b20d1aSTang Haojin  val stallReason = new StallReasonIO(DecodeWidth)
458f06ca0bfSLingrui98  val fromFtq = new FtqToCtrlIO
459*d7ac23a3SEaston Man  val fromIfu = new IfuToBackendIO
4605844fcf0SLinJiawei  // from backend
461f06ca0bfSLingrui98  val toFtq = Flipped(new CtrlToFtqIO)
46205cc2a4eSXuan Hu  val canAccept = Input(Bool())
4631e3fad10SLinJiawei}
464fcff7e94SZhangZifei
465f1fe8698SLemoverclass SatpStruct(implicit p: Parameters) extends XSBundle {
46645f497a4Shappy-lx  val mode = UInt(4.W)
46745f497a4Shappy-lx  val asid = UInt(16.W)
46845f497a4Shappy-lx  val ppn  = UInt(44.W)
46945f497a4Shappy-lx}
47045f497a4Shappy-lx
471f1fe8698SLemoverclass TlbSatpBundle(implicit p: Parameters) extends SatpStruct {
47245f497a4Shappy-lx  val changed = Bool()
47345f497a4Shappy-lx
47445f497a4Shappy-lx  def apply(satp_value: UInt): Unit = {
47545f497a4Shappy-lx    require(satp_value.getWidth == XLEN)
47645f497a4Shappy-lx    val sa = satp_value.asTypeOf(new SatpStruct)
47745f497a4Shappy-lx    mode := sa.mode
47845f497a4Shappy-lx    asid := sa.asid
479935edac4STang Haojin    ppn := Cat(0.U((44-PAddrBits).W), sa.ppn(PAddrBits-1, 0)).asUInt
48045f497a4Shappy-lx    changed := DataChanged(sa.asid) // when ppn is changed, software need do the flush
48145f497a4Shappy-lx  }
482fcff7e94SZhangZifei}
483f1fe8698SLemover
484f1fe8698SLemoverclass TlbCsrBundle(implicit p: Parameters) extends XSBundle {
485f1fe8698SLemover  val satp = new TlbSatpBundle()
486d0de7e4aSpeixiaokun  val vsatp = new TlbSatpBundle()
487d0de7e4aSpeixiaokun  val hgatp = new TlbSatpBundle()
488fcff7e94SZhangZifei  val priv = new Bundle {
489fcff7e94SZhangZifei    val mxr = Bool()
490fcff7e94SZhangZifei    val sum = Bool()
491d0de7e4aSpeixiaokun    val vmxr = Bool()
492d0de7e4aSpeixiaokun    val vsum = Bool()
493d0de7e4aSpeixiaokun    val virt = Bool()
494d0de7e4aSpeixiaokun    val spvp = UInt(1.W)
495fcff7e94SZhangZifei    val imode = UInt(2.W)
496fcff7e94SZhangZifei    val dmode = UInt(2.W)
497fcff7e94SZhangZifei  }
4988fc4e859SZhangZifei
4998fc4e859SZhangZifei  override def toPrintable: Printable = {
5008fc4e859SZhangZifei    p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " +
5018fc4e859SZhangZifei      p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}"
5028fc4e859SZhangZifei  }
503fcff7e94SZhangZifei}
504fcff7e94SZhangZifei
5052225d46eSJiawei Linclass SfenceBundle(implicit p: Parameters) extends XSBundle {
506fcff7e94SZhangZifei  val valid = Bool()
507fcff7e94SZhangZifei  val bits = new Bundle {
508fcff7e94SZhangZifei    val rs1 = Bool()
509fcff7e94SZhangZifei    val rs2 = Bool()
510fcff7e94SZhangZifei    val addr = UInt(VAddrBits.W)
511d0de7e4aSpeixiaokun    val id = UInt((AsidLength).W) // asid or vmid
512f1fe8698SLemover    val flushPipe = Bool()
513d0de7e4aSpeixiaokun    val hv = Bool()
514d0de7e4aSpeixiaokun    val hg = Bool()
515fcff7e94SZhangZifei  }
5168fc4e859SZhangZifei
5178fc4e859SZhangZifei  override def toPrintable: Printable = {
518f1fe8698SLemover    p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}, flushPipe:${bits.flushPipe}"
5198fc4e859SZhangZifei  }
520fcff7e94SZhangZifei}
521a165bd69Swangkaifan
522de169c67SWilliam Wang// Bundle for load violation predictor updating
523de169c67SWilliam Wangclass MemPredUpdateReq(implicit p: Parameters) extends XSBundle  {
5242b8b2e7aSWilliam Wang  val valid = Bool()
525de169c67SWilliam Wang
526de169c67SWilliam Wang  // wait table update
527de169c67SWilliam Wang  val waddr = UInt(MemPredPCWidth.W)
5282b8b2e7aSWilliam Wang  val wdata = Bool() // true.B by default
529de169c67SWilliam Wang
530de169c67SWilliam Wang  // store set update
531de169c67SWilliam Wang  // by default, ldpc/stpc should be xor folded
532de169c67SWilliam Wang  val ldpc = UInt(MemPredPCWidth.W)
533de169c67SWilliam Wang  val stpc = UInt(MemPredPCWidth.W)
5342b8b2e7aSWilliam Wang}
5352b8b2e7aSWilliam Wang
5362225d46eSJiawei Linclass CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle {
5372b8b2e7aSWilliam Wang  // Prefetcher
538ecccf78fSJay  val l1I_pf_enable = Output(Bool())
5392b8b2e7aSWilliam Wang  val l2_pf_enable = Output(Bool())
54085de5caeSLinJiawei  val l1D_pf_enable = Output(Bool())
54185de5caeSLinJiawei  val l1D_pf_train_on_hit = Output(Bool())
54285de5caeSLinJiawei  val l1D_pf_enable_agt = Output(Bool())
54385de5caeSLinJiawei  val l1D_pf_enable_pht = Output(Bool())
5445d13017eSLinJiawei  val l1D_pf_active_threshold = Output(UInt(4.W))
5455d13017eSLinJiawei  val l1D_pf_active_stride = Output(UInt(6.W))
546edbf1204SLinJiawei  val l1D_pf_enable_stride = Output(Bool())
547f1d78cf7SLinJiawei  val l2_pf_store_only = Output(Bool())
548ecccf78fSJay  // ICache
549ecccf78fSJay  val icache_parity_enable = Output(Bool())
550f3f22d72SYinan Xu  // Labeled XiangShan
5512b8b2e7aSWilliam Wang  val dsid = Output(UInt(8.W)) // TODO: DsidWidth as parameter
552f3f22d72SYinan Xu  // Load violation predictor
5532b8b2e7aSWilliam Wang  val lvpred_disable = Output(Bool())
5542b8b2e7aSWilliam Wang  val no_spec_load = Output(Bool())
555c7160cd3SWilliam Wang  val storeset_wait_store = Output(Bool())
556c7160cd3SWilliam Wang  val storeset_no_fast_wakeup = Output(Bool())
557c7160cd3SWilliam Wang  val lvpred_timeout = Output(UInt(5.W))
558f3f22d72SYinan Xu  // Branch predictor
5592b8b2e7aSWilliam Wang  val bp_ctrl = Output(new BPUCtrl)
560f3f22d72SYinan Xu  // Memory Block
561f3f22d72SYinan Xu  val sbuffer_threshold = Output(UInt(4.W))
562d10a581eSWilliam Wang  val ldld_vio_check_enable = Output(Bool())
563d10a581eSWilliam Wang  val soft_prefetch_enable = Output(Bool())
564a4e57ea3SLi Qianruo  val cache_error_enable = Output(Bool())
56537225120Ssfencevma  val uncache_write_outstanding_enable = Output(Bool())
566aac4464eSYinan Xu  // Rename
5675b47c58cSYinan Xu  val fusion_enable = Output(Bool())
5685b47c58cSYinan Xu  val wfi_enable = Output(Bool())
569af2f7849Shappy-lx  // Decode
570af2f7849Shappy-lx  val svinval_enable = Output(Bool())
571af2f7849Shappy-lx
572b6982e83SLemover  // distribute csr write signal
573b6982e83SLemover  val distribute_csr = new DistributedCSRIO()
5745b0f0029SXuan Hu  // TODO: move it to a new bundle, since single step is not a custom control signal
575ddb65c47SLi Qianruo  val singlestep = Output(Bool())
57672951335SLi Qianruo  val frontend_trigger = new FrontendTdataDistributeIO()
57772951335SLi Qianruo  val mem_trigger = new MemTdataDistributeIO()
578d0de7e4aSpeixiaokun  // Virtualization Mode
579d0de7e4aSpeixiaokun  val virtMode = Output(Bool())
580b6982e83SLemover}
581b6982e83SLemover
582b6982e83SLemoverclass DistributedCSRIO(implicit p: Parameters) extends XSBundle {
5831c746d3aScui fliter  // CSR has been written by csr inst, copies of csr should be updated
584b6982e83SLemover  val w = ValidIO(new Bundle {
585b6982e83SLemover    val addr = Output(UInt(12.W))
586b6982e83SLemover    val data = Output(UInt(XLEN.W))
587b6982e83SLemover  })
5882b8b2e7aSWilliam Wang}
589e19f7967SWilliam Wang
590e19f7967SWilliam Wangclass DistributedCSRUpdateReq(implicit p: Parameters) extends XSBundle {
591e19f7967SWilliam Wang  // Request csr to be updated
592e19f7967SWilliam Wang  //
593e19f7967SWilliam Wang  // Note that this request will ONLY update CSR Module it self,
594e19f7967SWilliam Wang  // copies of csr will NOT be updated, use it with care!
595e19f7967SWilliam Wang  //
596e19f7967SWilliam Wang  // For each cycle, no more than 1 DistributedCSRUpdateReq is valid
597e19f7967SWilliam Wang  val w = ValidIO(new Bundle {
598e19f7967SWilliam Wang    val addr = Output(UInt(12.W))
599e19f7967SWilliam Wang    val data = Output(UInt(XLEN.W))
600e19f7967SWilliam Wang  })
601e19f7967SWilliam Wang  def apply(valid: Bool, addr: UInt, data: UInt, src_description: String) = {
602e19f7967SWilliam Wang    when(valid){
603e19f7967SWilliam Wang      w.bits.addr := addr
604e19f7967SWilliam Wang      w.bits.data := data
605e19f7967SWilliam Wang    }
606e19f7967SWilliam Wang    println("Distributed CSR update req registered for " + src_description)
607e19f7967SWilliam Wang  }
608e19f7967SWilliam Wang}
60972951335SLi Qianruo
6100f59c834SWilliam Wangclass L1CacheErrorInfo(implicit p: Parameters) extends XSBundle {
6110f59c834SWilliam Wang  // L1CacheErrorInfo is also used to encode customized CACHE_ERROR CSR
6120f59c834SWilliam Wang  val source = Output(new Bundle() {
6130f59c834SWilliam Wang    val tag = Bool() // l1 tag array
6140f59c834SWilliam Wang    val data = Bool() // l1 data array
6150f59c834SWilliam Wang    val l2 = Bool()
6160f59c834SWilliam Wang  })
6170f59c834SWilliam Wang  val opType = Output(new Bundle() {
6180f59c834SWilliam Wang    val fetch = Bool()
6190f59c834SWilliam Wang    val load = Bool()
6200f59c834SWilliam Wang    val store = Bool()
6210f59c834SWilliam Wang    val probe = Bool()
6220f59c834SWilliam Wang    val release = Bool()
6230f59c834SWilliam Wang    val atom = Bool()
6240f59c834SWilliam Wang  })
6250f59c834SWilliam Wang  val paddr = Output(UInt(PAddrBits.W))
6260f59c834SWilliam Wang
6270f59c834SWilliam Wang  // report error and paddr to beu
6280f59c834SWilliam Wang  // bus error unit will receive error info iff ecc_error.valid
6290f59c834SWilliam Wang  val report_to_beu = Output(Bool())
6300f59c834SWilliam Wang
6310f59c834SWilliam Wang  // there is an valid error
6320f59c834SWilliam Wang  // l1 cache error will always be report to CACHE_ERROR csr
6330f59c834SWilliam Wang  val valid = Output(Bool())
6340f59c834SWilliam Wang
6350f59c834SWilliam Wang  def toL1BusErrorUnitInfo(): L1BusErrorUnitInfo = {
6360f59c834SWilliam Wang    val beu_info = Wire(new L1BusErrorUnitInfo)
6370f59c834SWilliam Wang    beu_info.ecc_error.valid := report_to_beu
6380f59c834SWilliam Wang    beu_info.ecc_error.bits := paddr
6390f59c834SWilliam Wang    beu_info
6400f59c834SWilliam Wang  }
6410f59c834SWilliam Wang}
642bc63e578SLi Qianruo
64372951335SLi Qianruoclass TriggerCf(implicit p: Parameters) extends XSBundle {
64484e47f35SLi Qianruo  // frontend
645f7af4c74Schengguanghui  val frontendHit       = Vec(TriggerNum, Bool()) // en && hit
646f7af4c74Schengguanghui  val frontendCanFire   = Vec(TriggerNum, Bool())
64784e47f35SLi Qianruo  // backend
648f7af4c74Schengguanghui  val backendHit        = Vec(TriggerNum, Bool())
649f7af4c74Schengguanghui  val backendCanFire    = Vec(TriggerNum, Bool())
65084e47f35SLi Qianruo
65184e47f35SLi Qianruo  // Two situations not allowed:
65284e47f35SLi Qianruo  // 1. load data comparison
65384e47f35SLi Qianruo  // 2. store chaining with store
654f7af4c74Schengguanghui  def getFrontendCanFire = frontendCanFire.reduce(_ || _)
655f7af4c74Schengguanghui  def getBackendCanFire = backendCanFire.reduce(_ || _)
656f7af4c74Schengguanghui  def canFire = getFrontendCanFire || getBackendCanFire
657d7dd1af1SLi Qianruo  def clear(): Unit = {
658d7dd1af1SLi Qianruo    frontendHit.foreach(_ := false.B)
659f7af4c74Schengguanghui    frontendCanFire.foreach(_ := false.B)
660d7dd1af1SLi Qianruo    backendHit.foreach(_ := false.B)
661f7af4c74Schengguanghui    backendCanFire.foreach(_ := false.B)
662d7dd1af1SLi Qianruo  }
66372951335SLi Qianruo}
66472951335SLi Qianruo
665bc63e578SLi Qianruo// these 3 bundles help distribute trigger control signals from CSR
666bc63e578SLi Qianruo// to Frontend, Load and Store.
66772951335SLi Qianruoclass FrontendTdataDistributeIO(implicit p: Parameters) extends XSBundle {
668f7af4c74Schengguanghui  val tUpdate = ValidIO(new Bundle {
669f7af4c74Schengguanghui    val addr = Output(UInt(log2Up(TriggerNum).W))
67072951335SLi Qianruo    val tdata = new MatchTriggerIO
67172951335SLi Qianruo  })
672f7af4c74Schengguanghui  val tEnableVec: Vec[Bool] = Output(Vec(TriggerNum, Bool()))
67372951335SLi Qianruo}
67472951335SLi Qianruo
67572951335SLi Qianruoclass MemTdataDistributeIO(implicit p: Parameters) extends XSBundle {
676f7af4c74Schengguanghui  val tUpdate = ValidIO(new Bundle {
677f7af4c74Schengguanghui    val addr = Output(UInt(log2Up(TriggerNum).W))
67872951335SLi Qianruo    val tdata = new MatchTriggerIO
67972951335SLi Qianruo  })
680f7af4c74Schengguanghui  val tEnableVec: Vec[Bool] = Output(Vec(TriggerNum, Bool()))
68172951335SLi Qianruo}
68272951335SLi Qianruo
68372951335SLi Qianruoclass MatchTriggerIO(implicit p: Parameters) extends XSBundle {
68472951335SLi Qianruo  val matchType = Output(UInt(2.W))
68572951335SLi Qianruo  val select = Output(Bool())
68672951335SLi Qianruo  val timing = Output(Bool())
68772951335SLi Qianruo  val action = Output(Bool())
68872951335SLi Qianruo  val chain = Output(Bool())
689f7af4c74Schengguanghui  val execute = Output(Bool())
690f7af4c74Schengguanghui  val store = Output(Bool())
691f7af4c74Schengguanghui  val load = Output(Bool())
69272951335SLi Qianruo  val tdata2 = Output(UInt(64.W))
69372951335SLi Qianruo}
694b9e121dfShappy-lx
695d2b20d1aSTang Haojinclass StallReasonIO(width: Int) extends Bundle {
696d2b20d1aSTang Haojin  val reason = Output(Vec(width, UInt(log2Ceil(TopDownCounters.NumStallReasons.id).W)))
697d2b20d1aSTang Haojin  val backReason = Flipped(Valid(UInt(log2Ceil(TopDownCounters.NumStallReasons.id).W)))
698d2b20d1aSTang Haojin}
699d2b20d1aSTang Haojin
700b9e121dfShappy-lx// custom l2 - l1 interface
701b9e121dfShappy-lxclass L2ToL1Hint(implicit p: Parameters) extends XSBundle with HasDCacheParameters {
702b9e121dfShappy-lx  val sourceId = UInt(log2Up(cfg.nMissEntries).W)    // tilelink sourceID -> mshr id
703d2945707SHuijin Li  val isKeyword = Bool()                             // miss entry keyword -> L1 load queue replay
704b9e121dfShappy-lx}
705f7af4c74Schengguanghui
706