11e3fad10SLinJiaweipackage xiangshan 21e3fad10SLinJiawei 31e3fad10SLinJiaweiimport chisel3._ 45844fcf0SLinJiaweiimport chisel3.util._ 5c2a8ae00SYikeZhouimport xiangshan.backend.SelImm 6bfa4b2b4SLinJiaweiimport xiangshan.backend.brq.BrqPtr 7d150fc4eSlinjiaweiimport xiangshan.backend.fu.fpu.Fflags 80851457fSLinJiaweiimport xiangshan.backend.rename.FreeListPtr 942707b3bSYinan Xuimport xiangshan.backend.roq.RoqPtr 10be25371aSYikeZhouimport xiangshan.backend.decode.XDecode 115c1ae31bSYinan Xuimport xiangshan.mem.{LqPtr, SqPtr} 1266b0d0c3Szhanglinjuanimport xiangshan.frontend.PreDecodeInfo 13f00290d7SLingrui98import xiangshan.frontend.HasBPUParameter 14f3501106SGouLingruiimport xiangshan.frontend.HasTageParameter 15ceaf5e1fSLingrui98import xiangshan.frontend.HasIFUConst 16f634c609SLingrui98import xiangshan.frontend.GlobalHistory 17ceaf5e1fSLingrui98import utils._ 182fbdb79bSLingrui98import scala.math.max 191e3fad10SLinJiawei 205844fcf0SLinJiawei// Fetch FetchWidth x 32-bit insts from Icache 211e3fad10SLinJiaweiclass FetchPacket extends XSBundle { 2228958354Szhanglinjuan val instrs = Vec(PredictWidth, UInt(32.W)) 2328958354Szhanglinjuan val mask = UInt(PredictWidth.W) 2442696a74Szhanglinjuan // val pc = UInt(VAddrBits.W) 2542696a74Szhanglinjuan val pc = Vec(PredictWidth, UInt(VAddrBits.W)) 2628958354Szhanglinjuan val pnpc = Vec(PredictWidth, UInt(VAddrBits.W)) 2743ad9482SLingrui98 val bpuMeta = Vec(PredictWidth, new BpuMeta) 28a428082bSLinJiawei val pd = Vec(PredictWidth, new PreDecodeInfo) 295a67e465Szhanglinjuan val ipf = Bool() 307e6acce3Sjinyue110 val acf = Bool() 315a67e465Szhanglinjuan val crossPageIPFFix = Bool() 320f94ebecSzoujr val predTaken = Bool() 331e3fad10SLinJiawei} 341e3fad10SLinJiawei 35627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle { 363803411bSzhanglinjuan val valid = Bool() 3735fe60e8SLingrui98 val bits = gen.cloneType.asInstanceOf[T] 38627c0a19Szhanglinjuan override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type] 393803411bSzhanglinjuan} 403803411bSzhanglinjuan 41627c0a19Szhanglinjuanobject ValidUndirectioned { 42627c0a19Szhanglinjuan def apply[T <: Data](gen: T) = { 43627c0a19Szhanglinjuan new ValidUndirectioned[T](gen) 443803411bSzhanglinjuan } 453803411bSzhanglinjuan} 463803411bSzhanglinjuan 47534e17a9SLingrui98class SCMeta(val useSC: Boolean) extends XSBundle with HasTageParameter { 482fbdb79bSLingrui98 def maxVal = 8 * ((1 << TageCtrBits) - 1) + SCTableInfo.map{case (_,cb,_) => (1 << cb) - 1}.reduce(_+_) 492fbdb79bSLingrui98 def minVal = -(8 * (1 << TageCtrBits) + SCTableInfo.map{case (_,cb,_) => 1 << cb}.reduce(_+_)) 502fbdb79bSLingrui98 def sumCtrBits = max(log2Ceil(-minVal), log2Ceil(maxVal+1)) + 1 512fbdb79bSLingrui98 val tageTaken = if (useSC) Bool() else UInt(0.W) 522fbdb79bSLingrui98 val scUsed = if (useSC) Bool() else UInt(0.W) 532fbdb79bSLingrui98 val scPred = if (useSC) Bool() else UInt(0.W) 542fbdb79bSLingrui98 // Suppose ctrbits of all tables are identical 552fbdb79bSLingrui98 val ctrs = if (useSC) Vec(SCNTables, SInt(SCCtrBits.W)) else Vec(SCNTables, SInt(0.W)) 566b98bdcbSLingrui98 val sumAbs = if (useSC) UInt(sumCtrBits.W) else UInt(0.W) 572fbdb79bSLingrui98} 582fbdb79bSLingrui98 59f3501106SGouLingruiclass TageMeta extends XSBundle with HasTageParameter { 60627c0a19Szhanglinjuan val provider = ValidUndirectioned(UInt(log2Ceil(TageNTables).W)) 611e7d14a8Szhanglinjuan val altDiffers = Bool() 621e7d14a8Szhanglinjuan val providerU = UInt(2.W) 631e7d14a8Szhanglinjuan val providerCtr = UInt(3.W) 64627c0a19Szhanglinjuan val allocate = ValidUndirectioned(UInt(log2Ceil(TageNTables).W)) 656b98bdcbSLingrui98 val taken = Bool() 662fbdb79bSLingrui98 val scMeta = new SCMeta(EnableSC) 671e7d14a8Szhanglinjuan} 681e7d14a8Szhanglinjuan 69ceaf5e1fSLingrui98class BranchPrediction extends XSBundle with HasIFUConst { 70ceaf5e1fSLingrui98 // val redirect = Bool() 71ceaf5e1fSLingrui98 val takens = UInt(PredictWidth.W) 72ceaf5e1fSLingrui98 // val jmpIdx = UInt(log2Up(PredictWidth).W) 73ceaf5e1fSLingrui98 val brMask = UInt(PredictWidth.W) 74ceaf5e1fSLingrui98 val jalMask = UInt(PredictWidth.W) 75ceaf5e1fSLingrui98 val targets = Vec(PredictWidth, UInt(VAddrBits.W)) 76ceaf5e1fSLingrui98 77ceaf5e1fSLingrui98 // marks the last 2 bytes of this fetch packet 78ceaf5e1fSLingrui98 // val endsAtTheEndOfFirstBank = Bool() 79ceaf5e1fSLingrui98 // val endsAtTheEndOfLastBank = Bool() 80ceaf5e1fSLingrui98 81ceaf5e1fSLingrui98 // half RVI could only start at the end of a bank 82ceaf5e1fSLingrui98 val firstBankHasHalfRVI = Bool() 83ceaf5e1fSLingrui98 val lastBankHasHalfRVI = Bool() 84ceaf5e1fSLingrui98 854b17b4eeSLingrui98 def lastHalfRVIMask = Mux(firstBankHasHalfRVI, UIntToOH((bankWidth-1).U), 864b17b4eeSLingrui98 Mux(lastBankHasHalfRVI, UIntToOH((PredictWidth-1).U), 87ceaf5e1fSLingrui98 0.U(PredictWidth.W) 88ceaf5e1fSLingrui98 ) 89ceaf5e1fSLingrui98 ) 90ceaf5e1fSLingrui98 91ceaf5e1fSLingrui98 def lastHalfRVIClearMask = ~lastHalfRVIMask 92ceaf5e1fSLingrui98 // is taken from half RVI 9344ff7871SLingrui98 def lastHalfRVITaken = ParallelORR(takens & lastHalfRVIMask) 94ceaf5e1fSLingrui98 95ceaf5e1fSLingrui98 def lastHalfRVIIdx = Mux(firstBankHasHalfRVI, (bankWidth-1).U, (PredictWidth-1).U) 96ceaf5e1fSLingrui98 // should not be used if not lastHalfRVITaken 97ceaf5e1fSLingrui98 def lastHalfRVITarget = Mux(firstBankHasHalfRVI, targets(bankWidth-1), targets(PredictWidth-1)) 98ceaf5e1fSLingrui98 99ceaf5e1fSLingrui98 def realTakens = takens & lastHalfRVIClearMask 100ceaf5e1fSLingrui98 def realBrMask = brMask & lastHalfRVIClearMask 101ceaf5e1fSLingrui98 def realJalMask = jalMask & lastHalfRVIClearMask 102ceaf5e1fSLingrui98 103ceaf5e1fSLingrui98 def brNotTakens = ~realTakens & realBrMask 104ceaf5e1fSLingrui98 def sawNotTakenBr = VecInit((0 until PredictWidth).map(i => 10544ff7871SLingrui98 (if (i == 0) false.B else ParallelORR(brNotTakens(i-1,0))))) 106580c7a5eSLingrui98 // def hasNotTakenBrs = (brNotTakens & LowerMaskFromLowest(realTakens)).orR 10744ff7871SLingrui98 def unmaskedJmpIdx = ParallelPriorityEncoder(takens) 10844ff7871SLingrui98 def saveHalfRVI = (firstBankHasHalfRVI && (unmaskedJmpIdx === (bankWidth-1).U || !(ParallelORR(takens)))) || 109838068f7SLingrui98 (lastBankHasHalfRVI && unmaskedJmpIdx === (PredictWidth-1).U) 110ceaf5e1fSLingrui98 // could get PredictWidth-1 when only the first bank is valid 11144ff7871SLingrui98 def jmpIdx = ParallelPriorityEncoder(realTakens) 112ceaf5e1fSLingrui98 // only used when taken 11344ff7871SLingrui98 def target = ParallelPriorityMux(realTakens, targets) 11444ff7871SLingrui98 def taken = ParallelORR(realTakens) 11544ff7871SLingrui98 def takenOnBr = taken && ParallelPriorityMux(realTakens, realBrMask.asBools) 11644ff7871SLingrui98 def hasNotTakenBrs = Mux(taken, ParallelPriorityMux(realTakens, sawNotTakenBr), ParallelORR(brNotTakens)) 1176fb61704Szhanglinjuan} 1186fb61704Szhanglinjuan 11943ad9482SLingrui98class BpuMeta extends XSBundle with HasBPUParameter { 12053bf6077SLingrui98 val ubtbWriteWay = UInt(log2Up(UBtbWays).W) 121e3aeae54SLingrui98 val ubtbHits = Bool() 12253bf6077SLingrui98 val btbWriteWay = UInt(log2Up(BtbWays).W) 123035fad39SGouLingrui val btbHitJal = Bool() 124e3aeae54SLingrui98 val bimCtr = UInt(2.W) 12545e96f83Szhanglinjuan val tageMeta = new TageMeta 12645e96f83Szhanglinjuan val rasSp = UInt(log2Up(RasSize).W) 12745e96f83Szhanglinjuan val rasTopCtr = UInt(8.W) 128ed809609Sjinyue110 val rasToqAddr = UInt(VAddrBits.W) 129c5ed092cSLingrui98 val fetchIdx = UInt(log2Up(PredictWidth).W) 1307d053a60Szhanglinjuan val specCnt = UInt(10.W) 131f634c609SLingrui98 // for global history 132f634c609SLingrui98 val hist = new GlobalHistory 133f634c609SLingrui98 val predHist = new GlobalHistory 1344a5c1190SGouLingrui val sawNotTakenBranch = Bool() 135f226232fSzhanglinjuan 1363a48285bSGouLingrui val debug_ubtb_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W) 1373a48285bSGouLingrui val debug_btb_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W) 1383a48285bSGouLingrui val debug_tage_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W) 139f226232fSzhanglinjuan 140f634c609SLingrui98 // def apply(histPtr: UInt, tageMeta: TageMeta, rasSp: UInt, rasTopCtr: UInt) = { 141f634c609SLingrui98 // this.histPtr := histPtr 142f634c609SLingrui98 // this.tageMeta := tageMeta 143f634c609SLingrui98 // this.rasSp := rasSp 144f634c609SLingrui98 // this.rasTopCtr := rasTopCtr 145f634c609SLingrui98 // this.asUInt 146f634c609SLingrui98 // } 147f226232fSzhanglinjuan def size = 0.U.asTypeOf(this).getWidth 148f226232fSzhanglinjuan def fromUInt(x: UInt) = x.asTypeOf(this) 14966b0d0c3Szhanglinjuan} 15066b0d0c3Szhanglinjuan 15104fb04efSLingrui98class Predecode extends XSBundle with HasIFUConst { 152ceaf5e1fSLingrui98 val hasLastHalfRVI = Bool() 1532f931f37Szhanglinjuan val mask = UInt((FetchWidth*2).W) 15457c3c8deSLingrui98 val lastHalf = UInt(nBanksInPacket.W) 15566b0d0c3Szhanglinjuan val pd = Vec(FetchWidth*2, (new PreDecodeInfo)) 1565844fcf0SLinJiawei} 1575844fcf0SLinJiawei 15843ad9482SLingrui98class CfiUpdateInfo extends XSBundle { 159f226232fSzhanglinjuan // from backend 16069cafcc9SLingrui98 val pc = UInt(VAddrBits.W) 161608ba82cSzhanglinjuan val pnpc = UInt(VAddrBits.W) 162b2e6921eSLinJiawei val fetchIdx = UInt(log2Up(FetchWidth*2).W) 163f226232fSzhanglinjuan // frontend -> backend -> frontend 164f226232fSzhanglinjuan val pd = new PreDecodeInfo 16543ad9482SLingrui98 val bpuMeta = new BpuMeta 166fe3a74fcSYinan Xu 167fe3a74fcSYinan Xu // need pipeline update 168fe3a74fcSYinan Xu val target = UInt(VAddrBits.W) 169ae97381fSYinan Xu val brTarget = UInt(VAddrBits.W) 170fe3a74fcSYinan Xu val taken = Bool() 171fe3a74fcSYinan Xu val isMisPred = Bool() 172fe3a74fcSYinan Xu val brTag = new BrqPtr 173ae97381fSYinan Xu val isReplay = Bool() 174b2e6921eSLinJiawei} 175b2e6921eSLinJiawei 176b2e6921eSLinJiawei// Dequeue DecodeWidth insts from Ibuffer 177b2e6921eSLinJiaweiclass CtrlFlow extends XSBundle { 178b2e6921eSLinJiawei val instr = UInt(32.W) 179b2e6921eSLinJiawei val pc = UInt(VAddrBits.W) 180b2e6921eSLinJiawei val exceptionVec = Vec(16, Bool()) 181b2e6921eSLinJiawei val intrVec = Vec(12, Bool()) 18243ad9482SLingrui98 val brUpdate = new CfiUpdateInfo 183c84054caSLinJiawei val crossPageIPFFix = Bool() 1845844fcf0SLinJiawei} 1855844fcf0SLinJiawei 1865844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage 1875844fcf0SLinJiaweiclass CtrlSignals extends XSBundle { 1889a2e6b8aSLinJiawei val src1Type, src2Type, src3Type = SrcType() 1899a2e6b8aSLinJiawei val lsrc1, lsrc2, lsrc3 = UInt(5.W) 1909a2e6b8aSLinJiawei val ldest = UInt(5.W) 1919a2e6b8aSLinJiawei val fuType = FuType() 1929a2e6b8aSLinJiawei val fuOpType = FuOpType() 1939a2e6b8aSLinJiawei val rfWen = Bool() 1949a2e6b8aSLinJiawei val fpWen = Bool() 1959a2e6b8aSLinJiawei val isXSTrap = Bool() 1962d366136SLinJiawei val noSpecExec = Bool() // wait forward 1972d366136SLinJiawei val blockBackward = Bool() // block backward 19845a56a29SZhangZifei val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit 199db34a189SLinJiawei val isRVF = Bool() 200c2a8ae00SYikeZhou val selImm = SelImm() 201db34a189SLinJiawei val imm = UInt(XLEN.W) 202a3edac52SYinan Xu val commitType = CommitType() 203be25371aSYikeZhou 204be25371aSYikeZhou def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]) = { 205be25371aSYikeZhou val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table) 206be25371aSYikeZhou val signals = 2074d24c305SYikeZhou Seq(src1Type, src2Type, src3Type, fuType, fuOpType, rfWen, fpWen, 208c2a8ae00SYikeZhou isXSTrap, noSpecExec, blockBackward, flushPipe, isRVF, selImm) 209be25371aSYikeZhou signals zip decoder map { case(s, d) => s := d } 2104d24c305SYikeZhou commitType := DontCare 211be25371aSYikeZhou this 212be25371aSYikeZhou } 2135844fcf0SLinJiawei} 2145844fcf0SLinJiawei 2155844fcf0SLinJiaweiclass CfCtrl extends XSBundle { 2165844fcf0SLinJiawei val cf = new CtrlFlow 2175844fcf0SLinJiawei val ctrl = new CtrlSignals 218bfa4b2b4SLinJiawei val brTag = new BrqPtr 2195844fcf0SLinJiawei} 2205844fcf0SLinJiawei 221fe6452fcSYinan Xuclass LSIdx extends XSBundle { 222915c0dd4SYinan Xu val lqIdx = new LqPtr 2235c1ae31bSYinan Xu val sqIdx = new SqPtr 224b2e6921eSLinJiawei} 225054d37b6SLinJiawei 226b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage 227fe6452fcSYinan Xuclass MicroOp extends CfCtrl { 2289a2e6b8aSLinJiawei val psrc1, psrc2, psrc3, pdest, old_pdest = UInt(PhyRegIdxWidth.W) 2299a2e6b8aSLinJiawei val src1State, src2State, src3State = SrcState() 23042707b3bSYinan Xu val roqIdx = new RoqPtr 231fe6452fcSYinan Xu val lqIdx = new LqPtr 232fe6452fcSYinan Xu val sqIdx = new SqPtr 233355fcd20SAllen val diffTestDebugLrScValid = Bool() 2345844fcf0SLinJiawei} 2355844fcf0SLinJiawei 2364d8e0a7fSYinan Xuclass Redirect extends XSBundle { 23742707b3bSYinan Xu val roqIdx = new RoqPtr 23837fcf7fbSLinJiawei val isException = Bool() 239b2e6921eSLinJiawei val isMisPred = Bool() 240b2e6921eSLinJiawei val isReplay = Bool() 24145a56a29SZhangZifei val isFlushPipe = Bool() 242b2e6921eSLinJiawei val pc = UInt(VAddrBits.W) 243b2e6921eSLinJiawei val target = UInt(VAddrBits.W) 244b2e6921eSLinJiawei val brTag = new BrqPtr 245a25b1bceSLinJiawei} 246a25b1bceSLinJiawei 2475844fcf0SLinJiaweiclass Dp1ToDp2IO extends XSBundle { 2485c7b21d5SYinan Xu val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 2495c7b21d5SYinan Xu val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp)) 2505c7b21d5SYinan Xu val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp)) 2515844fcf0SLinJiawei} 2525844fcf0SLinJiawei 25360deaca2SLinJiaweiclass ReplayPregReq extends XSBundle { 25460deaca2SLinJiawei // NOTE: set isInt and isFp both to 'false' when invalid 25560deaca2SLinJiawei val isInt = Bool() 25660deaca2SLinJiawei val isFp = Bool() 25760deaca2SLinJiawei val preg = UInt(PhyRegIdxWidth.W) 25860deaca2SLinJiawei} 25960deaca2SLinJiawei 260e402d94eSWilliam Wangclass DebugBundle extends XSBundle{ 26172235fa4SWilliam Wang val isMMIO = Bool() 262e402d94eSWilliam Wang} 2635844fcf0SLinJiawei 2645844fcf0SLinJiaweiclass ExuInput extends XSBundle { 2655844fcf0SLinJiawei val uop = new MicroOp 2669684eb4fSLinJiawei val src1, src2, src3 = UInt((XLEN+1).W) 2675844fcf0SLinJiawei} 2685844fcf0SLinJiawei 2695844fcf0SLinJiaweiclass ExuOutput extends XSBundle { 2705844fcf0SLinJiawei val uop = new MicroOp 2719684eb4fSLinJiawei val data = UInt((XLEN+1).W) 272d150fc4eSlinjiawei val fflags = new Fflags 27397cfa7f8SLinJiawei val redirectValid = Bool() 27497cfa7f8SLinJiawei val redirect = new Redirect 27543ad9482SLingrui98 val brUpdate = new CfiUpdateInfo 276e402d94eSWilliam Wang val debug = new DebugBundle 2775844fcf0SLinJiawei} 2785844fcf0SLinJiawei 27935bfeecbSYinan Xuclass ExternalInterruptIO extends XSBundle { 28035bfeecbSYinan Xu val mtip = Input(Bool()) 28135bfeecbSYinan Xu val msip = Input(Bool()) 28235bfeecbSYinan Xu val meip = Input(Bool()) 28335bfeecbSYinan Xu} 28435bfeecbSYinan Xu 28535bfeecbSYinan Xuclass CSRSpecialIO extends XSBundle { 28635bfeecbSYinan Xu val exception = Flipped(ValidIO(new MicroOp)) 2873fa7b737SYinan Xu val isInterrupt = Input(Bool()) 28835bfeecbSYinan Xu val memExceptionVAddr = Input(UInt(VAddrBits.W)) 28935bfeecbSYinan Xu val trapTarget = Output(UInt(VAddrBits.W)) 29035bfeecbSYinan Xu val externalInterrupt = new ExternalInterruptIO 29135bfeecbSYinan Xu val interrupt = Output(Bool()) 29235bfeecbSYinan Xu} 29335bfeecbSYinan Xu 294fe6452fcSYinan Xuclass RoqCommitInfo extends XSBundle { 295fe6452fcSYinan Xu val ldest = UInt(5.W) 296fe6452fcSYinan Xu val rfWen = Bool() 297fe6452fcSYinan Xu val fpWen = Bool() 298fe6452fcSYinan Xu val commitType = CommitType() 299fe6452fcSYinan Xu val pdest = UInt(PhyRegIdxWidth.W) 300fe6452fcSYinan Xu val old_pdest = UInt(PhyRegIdxWidth.W) 301fe6452fcSYinan Xu val lqIdx = new LqPtr 302fe6452fcSYinan Xu val sqIdx = new SqPtr 303*9ecac1e8SYinan Xu 304*9ecac1e8SYinan Xu // these should be optimized for synthesis verilog 305*9ecac1e8SYinan Xu val pc = UInt(VAddrBits.W) 306fe6452fcSYinan Xu} 3075844fcf0SLinJiawei 30821e7a6c5SYinan Xuclass RoqCommitIO extends XSBundle { 30921e7a6c5SYinan Xu val isWalk = Output(Bool()) 31021e7a6c5SYinan Xu val valid = Vec(CommitWidth, Output(Bool())) 311fe6452fcSYinan Xu val info = Vec(CommitWidth, Output(new RoqCommitInfo)) 31221e7a6c5SYinan Xu 31321e7a6c5SYinan Xu def hasWalkInstr = isWalk && valid.asUInt.orR 31421e7a6c5SYinan Xu def hasCommitInstr = !isWalk && valid.asUInt.orR 3155844fcf0SLinJiawei} 3165844fcf0SLinJiawei 31742707b3bSYinan Xuclass TlbFeedback extends XSBundle { 31842707b3bSYinan Xu val roqIdx = new RoqPtr 319037a131fSWilliam Wang val hit = Bool() 320037a131fSWilliam Wang} 321037a131fSWilliam Wang 3225844fcf0SLinJiaweiclass FrontendToBackendIO extends XSBundle { 3235844fcf0SLinJiawei // to backend end 3245844fcf0SLinJiawei val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 3255844fcf0SLinJiawei // from backend 3268b922c39SYinan Xu val redirect = Flipped(ValidIO(UInt(VAddrBits.W))) 32743ad9482SLingrui98 // val cfiUpdateInfo = Flipped(ValidIO(new CfiUpdateInfo)) 32843ad9482SLingrui98 val cfiUpdateInfo = Flipped(ValidIO(new CfiUpdateInfo)) 3291e3fad10SLinJiawei} 330fcff7e94SZhangZifei 331fcff7e94SZhangZifeiclass TlbCsrBundle extends XSBundle { 332fcff7e94SZhangZifei val satp = new Bundle { 333fcff7e94SZhangZifei val mode = UInt(4.W) // TODO: may change number to parameter 334fcff7e94SZhangZifei val asid = UInt(16.W) 335fcff7e94SZhangZifei val ppn = UInt(44.W) // just use PAddrBits - 3 - vpnnLen 336fcff7e94SZhangZifei } 337fcff7e94SZhangZifei val priv = new Bundle { 338fcff7e94SZhangZifei val mxr = Bool() 339fcff7e94SZhangZifei val sum = Bool() 340fcff7e94SZhangZifei val imode = UInt(2.W) 341fcff7e94SZhangZifei val dmode = UInt(2.W) 342fcff7e94SZhangZifei } 3438fc4e859SZhangZifei 3448fc4e859SZhangZifei override def toPrintable: Printable = { 3458fc4e859SZhangZifei p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " + 3468fc4e859SZhangZifei p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}" 3478fc4e859SZhangZifei } 348fcff7e94SZhangZifei} 349fcff7e94SZhangZifei 350fcff7e94SZhangZifeiclass SfenceBundle extends XSBundle { 351fcff7e94SZhangZifei val valid = Bool() 352fcff7e94SZhangZifei val bits = new Bundle { 353fcff7e94SZhangZifei val rs1 = Bool() 354fcff7e94SZhangZifei val rs2 = Bool() 355fcff7e94SZhangZifei val addr = UInt(VAddrBits.W) 356fcff7e94SZhangZifei } 3578fc4e859SZhangZifei 3588fc4e859SZhangZifei override def toPrintable: Printable = { 3598fc4e859SZhangZifei p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}" 3608fc4e859SZhangZifei } 361fcff7e94SZhangZifei} 362