xref: /XiangShan/src/main/scala/xiangshan/Bundle.scala (revision 8882eb685de93177da606ee717b5ec8e459a768a)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
171e3fad10SLinJiaweipackage xiangshan
181e3fad10SLinJiawei
1983ba63b3SXuan Huimport org.chipsalliance.cde.config.Parameters
201e3fad10SLinJiaweiimport chisel3._
213b739f49SXuan Huimport chisel3.util.BitPat.bitPatToUInt
225844fcf0SLinJiaweiimport chisel3.util._
23c1b28b66STang Haojinimport chisel3.experimental.BundleLiterals._
243b739f49SXuan Huimport utility._
253b739f49SXuan Huimport utils._
26de169c67SWilliam Wangimport xiangshan.backend.decode.{ImmUnion, XDecode}
27730cfbc0SXuan Huimport xiangshan.backend.fu.FuType
283b739f49SXuan Huimport xiangshan.backend.rob.RobPtr
293b739f49SXuan Huimport xiangshan.frontend._
305c1ae31bSYinan Xuimport xiangshan.mem.{LqPtr, SqPtr}
31b1712600SZiyue Zhangimport xiangshan.backend.Bundles.{DynInst, UopIdx}
32b52d4755SXuan Huimport xiangshan.backend.fu.vector.Bundles.VType
33d7ac23a3SEaston Manimport xiangshan.frontend.{AllAheadFoldedHistoryOldestBits, AllFoldedHistories, BPUCtrl, CGHPtr, FtqPtr, FtqToCtrlIO}
34d7ac23a3SEaston Manimport xiangshan.frontend.{Ftq_Redirect_SRAMEntry, HasBPUParameter, IfuToBackendIO, PreDecodeInfo, RASPtr}
35b9e121dfShappy-lximport xiangshan.cache.HasDCacheParameters
363c02ee8fSwakafaimport utility._
37b0ae3ac4SLinJiawei
388891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
3988825c5cSYinan Xuimport chisel3.util.BitPat.bitPatToUInt
407720a376Sfdyimport chisel3.util.experimental.decode.EspressoMinimizer
4124519898SXuan Huimport xiangshan.backend.CtrlToFtqIO
42cc6e4cb5Schengguanghuiimport xiangshan.backend.fu.NewCSR.{Mcontrol6, Tdata1Bundle, Tdata2Bundle}
43b6982e83SLemoverimport xiangshan.backend.fu.PMPEntry
4414a6653fSLingrui98import xiangshan.frontend.Ftq_Redirect_SRAMEntry
45dd6c0695SLingrui98import xiangshan.frontend.AllFoldedHistories
4667402d75SLingrui98import xiangshan.frontend.AllAheadFoldedHistoryOldestBits
47c89b4642SGuokai Chenimport xiangshan.frontend.RASPtr
48780712aaSxiaofeibao-xjtuimport xiangshan.backend.rob.RobBundles.RobCommitEntryBundle
494907ec88Schengguanghuiimport xiangshan.backend.trace._
50881e32f5SZifei Zhangimport xiangshan.mem.prefetch.PrefetchCtrl
511e3fad10SLinJiawei
52627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle {
533803411bSzhanglinjuan  val valid = Bool()
5435fe60e8SLingrui98  val bits = gen.cloneType.asInstanceOf[T]
55fe211d16SLinJiawei
563803411bSzhanglinjuan}
573803411bSzhanglinjuan
58627c0a19Szhanglinjuanobject ValidUndirectioned {
59627c0a19Szhanglinjuan  def apply[T <: Data](gen: T) = {
60627c0a19Szhanglinjuan    new ValidUndirectioned[T](gen)
613803411bSzhanglinjuan  }
623803411bSzhanglinjuan}
633803411bSzhanglinjuan
641b7adedcSWilliam Wangobject RSFeedbackType {
6568d13085SXuan Hu  val lrqFull         = 0.U(4.W)
6668d13085SXuan Hu  val tlbMiss         = 1.U(4.W)
6768d13085SXuan Hu  val mshrFull        = 2.U(4.W)
6868d13085SXuan Hu  val dataInvalid     = 3.U(4.W)
6968d13085SXuan Hu  val bankConflict    = 4.U(4.W)
7068d13085SXuan Hu  val ldVioCheckRedo  = 5.U(4.W)
71cee61068Sfdy  val feedbackInvalid = 7.U(4.W)
72cee61068Sfdy  val issueSuccess    = 8.U(4.W)
73ea0f92d8Sczw  val rfArbitFail     = 9.U(4.W)
74ea0f92d8Sczw  val fuIdle          = 10.U(4.W)
75ea0f92d8Sczw  val fuBusy          = 11.U(4.W)
76d54d930bSfdy  val fuUncertain     = 12.U(4.W)
77eb163ef0SHaojin Tang
7868d13085SXuan Hu  val allTypes = 16
79cee61068Sfdy  def apply() = UInt(4.W)
8061d88ec2SXuan Hu
8161d88ec2SXuan Hu  def isStageSuccess(feedbackType: UInt) = {
82cee61068Sfdy    feedbackType === issueSuccess
8361d88ec2SXuan Hu  }
84965c972cSXuan Hu
85965c972cSXuan Hu  def isBlocked(feedbackType: UInt) = {
86b536da76SXuan Hu    feedbackType === rfArbitFail || feedbackType === fuBusy || feedbackType >= lrqFull && feedbackType <= feedbackInvalid
87965c972cSXuan Hu  }
881b7adedcSWilliam Wang}
891b7adedcSWilliam Wang
902225d46eSJiawei Linclass PredictorAnswer(implicit p: Parameters) extends XSBundle {
91097c2688SLingrui98  val hit    = if (!env.FPGAPlatform) Bool() else UInt(0.W)
92097c2688SLingrui98  val taken  = if (!env.FPGAPlatform) Bool() else UInt(0.W)
93097c2688SLingrui98  val target = if (!env.FPGAPlatform) UInt(VAddrBits.W) else UInt(0.W)
9451b2a476Szoujr}
9551b2a476Szoujr
962225d46eSJiawei Linclass CfiUpdateInfo(implicit p: Parameters) extends XSBundle with HasBPUParameter {
97f226232fSzhanglinjuan  // from backend
9869cafcc9SLingrui98  val pc = UInt(VAddrBits.W)
99f226232fSzhanglinjuan  // frontend -> backend -> frontend
100f226232fSzhanglinjuan  val pd = new PreDecodeInfo
101c89b4642SGuokai Chen  val ssp = UInt(log2Up(RasSize).W)
102e3704ae5Smy-mayfly  val sctr = UInt(RasCtrSize.W)
103c89b4642SGuokai Chen  val TOSW = new RASPtr
104c89b4642SGuokai Chen  val TOSR = new RASPtr
105c89b4642SGuokai Chen  val NOS = new RASPtr
106c89b4642SGuokai Chen  val topAddr = UInt(VAddrBits.W)
107c2ad24ebSLingrui98  // val hist = new ShiftingGlobalHistory
108dd6c0695SLingrui98  val folded_hist = new AllFoldedHistories(foldedGHistInfos)
10967402d75SLingrui98  val afhob = new AllAheadFoldedHistoryOldestBits(foldedGHistInfos)
11067402d75SLingrui98  val lastBrNumOH = UInt((numBr+1).W)
111b37e4b45SLingrui98  val ghr = UInt(UbtbGHRLength.W)
112c2ad24ebSLingrui98  val histPtr = new CGHPtr
113e7b046c5Szoujr  val specCnt = Vec(numBr, UInt(10.W))
114fe3a74fcSYinan Xu  // need pipeline update
115d2b20d1aSTang Haojin  val br_hit = Bool() // if in ftb entry
116d2b20d1aSTang Haojin  val jr_hit = Bool() // if in ftb entry
117d2b20d1aSTang Haojin  val sc_hit = Bool() // if used in ftb entry, invalid if !br_hit
1182e947747SLinJiawei  val predTaken = Bool()
119b2e6921eSLinJiawei  val target = UInt(VAddrBits.W)
1209a2e6b8aSLinJiawei  val taken = Bool()
121b2e6921eSLinJiawei  val isMisPred = Bool()
122d0527adfSzoujr  val shift = UInt((log2Ceil(numBr)+1).W)
123d0527adfSzoujr  val addIntoHist = Bool()
124c1b28b66STang Haojin  // raise exceptions from backend
125c1b28b66STang Haojin  val backendIGPF = Bool() // instruction guest page fault
126c1b28b66STang Haojin  val backendIPF = Bool() // instruction page fault
127c1b28b66STang Haojin  val backendIAF = Bool() // instruction access fault
12814a6653fSLingrui98
12914a6653fSLingrui98  def fromFtqRedirectSram(entry: Ftq_Redirect_SRAMEntry) = {
130c2ad24ebSLingrui98    // this.hist := entry.ghist
131c2ad24ebSLingrui98    this.histPtr := entry.histPtr
132c89b4642SGuokai Chen    this.ssp := entry.ssp
133c89b4642SGuokai Chen    this.sctr := entry.sctr
134c89b4642SGuokai Chen    this.TOSW := entry.TOSW
135c89b4642SGuokai Chen    this.TOSR := entry.TOSR
136c89b4642SGuokai Chen    this.NOS := entry.NOS
137c89b4642SGuokai Chen    this.topAddr := entry.topAddr
13814a6653fSLingrui98    this
13914a6653fSLingrui98  }
140c1b28b66STang Haojin
141c1b28b66STang Haojin  def hasBackendFault = backendIGPF || backendIPF || backendIAF
142b2e6921eSLinJiawei}
143b2e6921eSLinJiawei
1445844fcf0SLinJiawei// Dequeue DecodeWidth insts from Ibuffer
145de169c67SWilliam Wangclass CtrlFlow(implicit p: Parameters) extends XSBundle {
1465844fcf0SLinJiawei  val instr = UInt(32.W)
1475844fcf0SLinJiawei  val pc = UInt(VAddrBits.W)
148de169c67SWilliam Wang  val foldpc = UInt(MemPredPCWidth.W)
149baf8def6SYinan Xu  val exceptionVec = ExceptionVec()
150fbdb359dSMuzi  val backendException = Bool()
1517e0f64b0SGuanghui Cheng  val trigger = TriggerAction()
152faf3cfa9SLinJiawei  val pd = new PreDecodeInfo
153cde9280dSLinJiawei  val pred_taken = Bool()
154c84054caSLinJiawei  val crossPageIPFFix = Bool()
155de169c67SWilliam Wang  val storeSetHit = Bool() // inst has been allocated an store set
156980c1bc3SWilliam Wang  val waitForRobIdx = new RobPtr // store set predicted previous store robIdx
157d1fe0262SWilliam Wang  // Load wait is needed
158d1fe0262SWilliam Wang  // load inst will not be executed until former store (predicted by mdp) addr calcuated
159d1fe0262SWilliam Wang  val loadWaitBit = Bool()
160d1fe0262SWilliam Wang  // If (loadWaitBit && loadWaitStrict), strict load wait is needed
161d1fe0262SWilliam Wang  // load inst will not be executed until ALL former store addr calcuated
162d1fe0262SWilliam Wang  val loadWaitStrict = Bool()
163de169c67SWilliam Wang  val ssid = UInt(SSIDWidth.W)
164884dbb3bSLinJiawei  val ftqPtr = new FtqPtr
165884dbb3bSLinJiawei  val ftqOffset = UInt(log2Up(PredictWidth).W)
166948e8159SEaston Man  val isLastInFtqEntry = Bool()
1675844fcf0SLinJiawei}
1685844fcf0SLinJiawei
16972951335SLi Qianruo
1702225d46eSJiawei Linclass FPUCtrlSignals(implicit p: Parameters) extends XSBundle {
171614d2bc6SHeiHuDie  val typeTagOut = UInt(2.W) // H S D
1722ce29ed6SLinJiawei  val wflags = Bool()
1732ce29ed6SLinJiawei  val typ = UInt(2.W)
1742ce29ed6SLinJiawei  val fmt = UInt(2.W)
175e6c6b64fSLinJiawei  val rm = UInt(3.W)
176579b9f28SLinJiawei}
177579b9f28SLinJiawei
1785844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage
1792225d46eSJiawei Linclass CtrlSignals(implicit p: Parameters) extends XSBundle {
180248b9a04SYanqin Li  // val debug_globalID = UInt(XLEN.W)
181a7a8a6ccSHaojin Tang  val srcType = Vec(4, SrcType())
182ad5c9e6eSJunxiong Ji  val lsrc = Vec(4, UInt(LogicRegsWidth.W))
183ad5c9e6eSJunxiong Ji  val ldest = UInt(LogicRegsWidth.W)
1849a2e6b8aSLinJiawei  val fuType = FuType()
1859a2e6b8aSLinJiawei  val fuOpType = FuOpType()
1869a2e6b8aSLinJiawei  val rfWen = Bool()
1879a2e6b8aSLinJiawei  val fpWen = Bool()
188deb6421eSHaojin Tang  val vecWen = Bool()
1899a2e6b8aSLinJiawei  val isXSTrap = Bool()
1902d366136SLinJiawei  val noSpecExec = Bool() // wait forward
1912d366136SLinJiawei  val blockBackward = Bool() // block backward
19245a56a29SZhangZifei  val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit
193e2695e90SzhanglyGit  val uopSplitType = UopSplitType()
194c2a8ae00SYikeZhou  val selImm = SelImm()
195780712aaSxiaofeibao-xjtu  val imm = UInt(32.W)
196a3edac52SYinan Xu  val commitType = CommitType()
197579b9f28SLinJiawei  val fpu = new FPUCtrlSignals
198b1712600SZiyue Zhang  val uopIdx = UopIdx()
199aac4464eSYinan Xu  val isMove = Bool()
2001a0debc2Sczw  val vm = Bool()
201d4aca96cSlqre  val singleStep = Bool()
202c88c3a2aSYinan Xu  // This inst will flush all the pipe when it is the oldest inst in ROB,
203c88c3a2aSYinan Xu  // then replay from this inst itself
204c88c3a2aSYinan Xu  val replayInst = Bool()
20589cc69c1STang Haojin  val canRobCompress = Bool()
206be25371aSYikeZhou
20757a10886SXuan Hu  private def allSignals = srcType.take(3) ++ Seq(fuType, fuOpType, rfWen, fpWen, vecWen,
20889cc69c1STang Haojin    isXSTrap, noSpecExec, blockBackward, flushPipe, canRobCompress, uopSplitType, selImm)
20988825c5cSYinan Xu
21088825c5cSYinan Xu  def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]): CtrlSignals = {
2117720a376Sfdy    val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table, EspressoMinimizer)
21288825c5cSYinan Xu    allSignals zip decoder foreach { case (s, d) => s := d }
2134d24c305SYikeZhou    commitType := DontCare
214be25371aSYikeZhou    this
215be25371aSYikeZhou  }
21688825c5cSYinan Xu
21788825c5cSYinan Xu  def decode(bit: List[BitPat]): CtrlSignals = {
21888825c5cSYinan Xu    allSignals.zip(bit.map(bitPatToUInt(_))).foreach{ case (s, d) => s := d }
21988825c5cSYinan Xu    this
22088825c5cSYinan Xu  }
221b6900d94SYinan Xu
2223b739f49SXuan Hu  def isWFI: Bool = fuType === FuType.csr.U && fuOpType === CSROpType.wfi
223f025d715SYinan Xu  def isSoftPrefetch: Bool = {
2243b739f49SXuan Hu    fuType === FuType.alu.U && fuOpType === ALUOpType.or && selImm === SelImm.IMM_I && ldest === 0.U
225f025d715SYinan Xu  }
2266112d994Sxiaofeibao  def needWriteRf: Bool = rfWen || fpWen || vecWen
227d0de7e4aSpeixiaokun  def isHyperInst: Bool = {
228e25e4d90SXuan Hu    fuType === FuType.ldu.U && LSUOpType.isHlv(fuOpType) || fuType === FuType.stu.U && LSUOpType.isHsv(fuOpType)
229d0de7e4aSpeixiaokun  }
2305844fcf0SLinJiawei}
2315844fcf0SLinJiawei
2322225d46eSJiawei Linclass CfCtrl(implicit p: Parameters) extends XSBundle {
2335844fcf0SLinJiawei  val cf = new CtrlFlow
2345844fcf0SLinJiawei  val ctrl = new CtrlSignals
2355844fcf0SLinJiawei}
2365844fcf0SLinJiawei
2372225d46eSJiawei Linclass PerfDebugInfo(implicit p: Parameters) extends XSBundle {
2388b8e745dSYikeZhou  val eliminatedMove = Bool()
2398744445eSMaxpicca-Li  // val fetchTime = UInt(XLEN.W)
240ebb8ebf8SYinan Xu  val renameTime = UInt(XLEN.W)
241ebb8ebf8SYinan Xu  val dispatchTime = UInt(XLEN.W)
242ebb8ebf8SYinan Xu  val enqRsTime = UInt(XLEN.W)
243ebb8ebf8SYinan Xu  val selectTime = UInt(XLEN.W)
244ebb8ebf8SYinan Xu  val issueTime = UInt(XLEN.W)
245ebb8ebf8SYinan Xu  val writebackTime = UInt(XLEN.W)
2468744445eSMaxpicca-Li  // val commitTime = UInt(XLEN.W)
2478744445eSMaxpicca-Li  val runahead_checkpoint_id = UInt(XLEN.W)
2488744445eSMaxpicca-Li  val tlbFirstReqTime = UInt(XLEN.W)
2498744445eSMaxpicca-Li  val tlbRespTime = UInt(XLEN.W) // when getting hit result (including delay in L2TLB hit)
250ba4100caSYinan Xu}
251ba4100caSYinan Xu
25248d1472eSWilliam Wang// Separate LSQ
2532225d46eSJiawei Linclass LSIdx(implicit p: Parameters) extends XSBundle {
254915c0dd4SYinan Xu  val lqIdx = new LqPtr
2555c1ae31bSYinan Xu  val sqIdx = new SqPtr
25624726fbfSWilliam Wang}
25724726fbfSWilliam Wang
258b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage
2592225d46eSJiawei Linclass MicroOp(implicit p: Parameters) extends CfCtrl {
260a7a8a6ccSHaojin Tang  val srcState = Vec(4, SrcState())
261a7a8a6ccSHaojin Tang  val psrc = Vec(4, UInt(PhyRegIdxWidth.W))
26220e31bd1SYinan Xu  val pdest = UInt(PhyRegIdxWidth.W)
2639aca92b9SYinan Xu  val robIdx = new RobPtr
26489cc69c1STang Haojin  val instrSize = UInt(log2Ceil(RenameWidth + 1).W)
265fe6452fcSYinan Xu  val lqIdx = new LqPtr
266fe6452fcSYinan Xu  val sqIdx = new SqPtr
2678b8e745dSYikeZhou  val eliminatedMove = Bool()
268fa7f2c26STang Haojin  val snapshot = Bool()
2697cef916fSYinan Xu  val debugInfo = new PerfDebugInfo
2709d4e1137SYinan Xu  def needRfRPort(index: Int, isFp: Boolean, ignoreState: Boolean = true) : Bool = {
271bcce877bSYinan Xu    val stateReady = srcState(index) === SrcState.rdy || ignoreState.B
272bcce877bSYinan Xu    val readReg = if (isFp) {
273bcce877bSYinan Xu      ctrl.srcType(index) === SrcType.fp
274bcce877bSYinan Xu    } else {
275bcce877bSYinan Xu      ctrl.srcType(index) === SrcType.reg && ctrl.lsrc(index) =/= 0.U
276a338f247SYinan Xu    }
277bcce877bSYinan Xu    readReg && stateReady
278a338f247SYinan Xu  }
2795c7674feSYinan Xu  def srcIsReady: Vec[Bool] = {
280c9ebdf90SYinan Xu    VecInit(ctrl.srcType.zip(srcState).map{ case (t, s) => SrcType.isPcOrImm(t) || s === SrcState.rdy })
2815c7674feSYinan Xu  }
2826ab6918fSYinan Xu  def clearExceptions(
2836ab6918fSYinan Xu    exceptionBits: Seq[Int] = Seq(),
2846ab6918fSYinan Xu    flushPipe: Boolean = false,
2856ab6918fSYinan Xu    replayInst: Boolean = false
2866ab6918fSYinan Xu  ): MicroOp = {
2876ab6918fSYinan Xu    cf.exceptionVec.zipWithIndex.filterNot(x => exceptionBits.contains(x._2)).foreach(_._1 := false.B)
2886ab6918fSYinan Xu    if (!flushPipe) { ctrl.flushPipe := false.B }
2896ab6918fSYinan Xu    if (!replayInst) { ctrl.replayInst := false.B }
290c88c3a2aSYinan Xu    this
291c88c3a2aSYinan Xu  }
2925844fcf0SLinJiawei}
2935844fcf0SLinJiawei
29446f74b57SHaojin Tangclass XSBundleWithMicroOp(implicit p: Parameters) extends XSBundle {
295dfb4c5dcSXuan Hu  val uop = new DynInst
29646f74b57SHaojin Tang}
29746f74b57SHaojin Tang
29846f74b57SHaojin Tangclass MicroOpRbExt(implicit p: Parameters) extends XSBundleWithMicroOp {
299de169c67SWilliam Wang  val flag = UInt(1.W)
3001e3fad10SLinJiawei}
301de169c67SWilliam Wang
3022225d46eSJiawei Linclass Redirect(implicit p: Parameters) extends XSBundle {
30314a67055Ssfencevma  val isRVC = Bool()
3049aca92b9SYinan Xu  val robIdx = new RobPtr
30536d7aed5SLinJiawei  val ftqIdx = new FtqPtr
30636d7aed5SLinJiawei  val ftqOffset = UInt(log2Up(PredictWidth).W)
307bfb958a3SYinan Xu  val level = RedirectLevel()
308bfb958a3SYinan Xu  val interrupt = Bool()
309c778d2afSLinJiawei  val cfiUpdate = new CfiUpdateInfo
310c1b28b66STang Haojin  val fullTarget = UInt(XLEN.W) // only used for tval storage in backend
311bfb958a3SYinan Xu
312de169c67SWilliam Wang  val stFtqIdx = new FtqPtr // for load violation predict
313de169c67SWilliam Wang  val stFtqOffset = UInt(log2Up(PredictWidth).W)
314fe211d16SLinJiawei
31520edb3f7SWilliam Wang  val debug_runahead_checkpoint_id = UInt(64.W)
316d2b20d1aSTang Haojin  val debugIsCtrl = Bool()
317d2b20d1aSTang Haojin  val debugIsMemVio = Bool()
31820edb3f7SWilliam Wang
319bfb958a3SYinan Xu  def flushItself() = RedirectLevel.flushItself(level)
320a25b1bceSLinJiawei}
321a25b1bceSLinJiawei
32254c6d89dSxiaofeibao-xjtuobject Redirect extends HasCircularQueuePtrHelper {
32354c6d89dSxiaofeibao-xjtu
32454c6d89dSxiaofeibao-xjtu  def selectOldestRedirect(xs: Seq[Valid[Redirect]]): Vec[Bool] = {
32554c6d89dSxiaofeibao-xjtu    val compareVec = (0 until xs.length).map(i => (0 until i).map(j => isAfter(xs(j).bits.robIdx, xs(i).bits.robIdx)))
32654c6d89dSxiaofeibao-xjtu    val resultOnehot = VecInit((0 until xs.length).map(i => Cat((0 until xs.length).map(j =>
32754c6d89dSxiaofeibao-xjtu      (if (j < i) !xs(j).valid || compareVec(i)(j)
32854c6d89dSxiaofeibao-xjtu      else if (j == i) xs(i).valid
32954c6d89dSxiaofeibao-xjtu      else !xs(j).valid || !compareVec(j)(i))
33054c6d89dSxiaofeibao-xjtu    )).andR))
33154c6d89dSxiaofeibao-xjtu    resultOnehot
33254c6d89dSxiaofeibao-xjtu  }
33354c6d89dSxiaofeibao-xjtu}
33454c6d89dSxiaofeibao-xjtu
3352b4e8253SYinan Xuclass ResetPregStateReq(implicit p: Parameters) extends XSBundle {
33660deaca2SLinJiawei  // NOTE: set isInt and isFp both to 'false' when invalid
33760deaca2SLinJiawei  val isInt = Bool()
33860deaca2SLinJiawei  val isFp = Bool()
33960f0c5aeSxiaofeibao  val isVec = Bool()
34029aa55c1Sxiaofeibao  val isV0 = Bool()
34129aa55c1Sxiaofeibao  val isVl = Bool()
34260deaca2SLinJiawei  val preg = UInt(PhyRegIdxWidth.W)
3435844fcf0SLinJiawei}
3445844fcf0SLinJiawei
3452225d46eSJiawei Linclass DebugBundle(implicit p: Parameters) extends XSBundle {
34672235fa4SWilliam Wang  val isMMIO = Bool()
347bb76fc1bSYanqin Li  val isNC = Bool()
3488635f18fSwangkaifan  val isPerfCnt = Bool()
3498b91a337SWilliam Wang  val paddr = UInt(PAddrBits.W)
35072951335SLi Qianruo  val vaddr = UInt(VAddrBits.W)
351bb76fc1bSYanqin Li
352bb76fc1bSYanqin Li  def isSkipDiff: Bool = isMMIO || isNC || isPerfCnt
3538744445eSMaxpicca-Li  /* add L/S inst info in EXU */
3548744445eSMaxpicca-Li  // val L1toL2TlbLatency = UInt(XLEN.W)
3558744445eSMaxpicca-Li  // val levelTlbHit = UInt(2.W)
356e402d94eSWilliam Wang}
3575844fcf0SLinJiawei
358ac17908cSHuijin Liclass SoftIfetchPrefetchBundle(implicit p: Parameters) extends XSBundle {
359ac17908cSHuijin Li  val vaddr = UInt(VAddrBits.W)
360ac17908cSHuijin Li}
361ac17908cSHuijin Li
3622225d46eSJiawei Linclass ExternalInterruptIO(implicit p: Parameters) extends XSBundle {
36335bfeecbSYinan Xu  val mtip = Input(Bool())
36435bfeecbSYinan Xu  val msip = Input(Bool())
36535bfeecbSYinan Xu  val meip = Input(Bool())
366b3d79b37SYinan Xu  val seip = Input(Bool())
367d4aca96cSlqre  val debug = Input(Bool())
368c2a2229dSlewislzh  val nmi = new NonmaskableInterruptIO()
369c2a2229dSlewislzh}
370c2a2229dSlewislzh
3718bc90631SZehao Liuclass NonmaskableInterruptIO() extends Bundle {
3728bc90631SZehao Liu  val nmi_31 = Input(Bool())
3738bc90631SZehao Liu  val nmi_43 = Input(Bool())
374c2a2229dSlewislzh  // reserve for other nmi type
3755844fcf0SLinJiawei}
3765844fcf0SLinJiawei
3772225d46eSJiawei Linclass CSRSpecialIO(implicit p: Parameters) extends XSBundle {
3783b739f49SXuan Hu  val exception = Flipped(ValidIO(new DynInst))
3793fa7b737SYinan Xu  val isInterrupt = Input(Bool())
38035bfeecbSYinan Xu  val memExceptionVAddr = Input(UInt(VAddrBits.W))
38135bfeecbSYinan Xu  val trapTarget = Output(UInt(VAddrBits.W))
38235bfeecbSYinan Xu  val externalInterrupt = new ExternalInterruptIO
38335bfeecbSYinan Xu  val interrupt = Output(Bool())
38435bfeecbSYinan Xu}
38535bfeecbSYinan Xu
386a8db15d8Sfdyclass DiffCommitIO(implicit p: Parameters) extends XSBundle {
387a8db15d8Sfdy  val isCommit = Bool()
388a8db15d8Sfdy  val commitValid = Vec(CommitWidth * MaxUopSize, Bool())
389a8db15d8Sfdy
3906b102a39SHaojin Tang  val info = Vec(CommitWidth * MaxUopSize, new RabCommitInfo)
391a8db15d8Sfdy}
392a8db15d8Sfdy
393780712aaSxiaofeibao-xjtuclass RobCommitInfo(implicit p: Parameters) extends RobCommitEntryBundle
3945844fcf0SLinJiawei
3959aca92b9SYinan Xuclass RobCommitIO(implicit p: Parameters) extends XSBundle {
396ccfddc82SHaojin Tang  val isCommit = Bool()
397ccfddc82SHaojin Tang  val commitValid = Vec(CommitWidth, Bool())
3986474c47fSYinan Xu
399ccfddc82SHaojin Tang  val isWalk = Bool()
400c51eab43SYinan Xu  // valid bits optimized for walk
401ccfddc82SHaojin Tang  val walkValid = Vec(CommitWidth, Bool())
4026474c47fSYinan Xu
403ccfddc82SHaojin Tang  val info = Vec(CommitWidth, new RobCommitInfo)
404fa7f2c26STang Haojin  val robIdx = Vec(CommitWidth, new RobPtr)
40521e7a6c5SYinan Xu
4066474c47fSYinan Xu  def hasWalkInstr: Bool = isWalk && walkValid.asUInt.orR
4076474c47fSYinan Xu  def hasCommitInstr: Bool = isCommit && commitValid.asUInt.orR
4085844fcf0SLinJiawei}
4095844fcf0SLinJiawei
4106b102a39SHaojin Tangclass RabCommitInfo(implicit p: Parameters) extends XSBundle {
411ad5c9e6eSJunxiong Ji  val ldest = UInt(LogicRegsWidth.W)
4126b102a39SHaojin Tang  val pdest = UInt(PhyRegIdxWidth.W)
4136b102a39SHaojin Tang  val rfWen = Bool()
4146b102a39SHaojin Tang  val fpWen = Bool()
4156b102a39SHaojin Tang  val vecWen = Bool()
416368cbcecSxiaofeibao  val v0Wen = Bool()
417368cbcecSxiaofeibao  val vlWen = Bool()
4186b102a39SHaojin Tang  val isMove = Bool()
4196b102a39SHaojin Tang}
4206b102a39SHaojin Tang
4216b102a39SHaojin Tangclass RabCommitIO(implicit p: Parameters) extends XSBundle {
4226b102a39SHaojin Tang  val isCommit = Bool()
423780712aaSxiaofeibao-xjtu  val commitValid = Vec(RabCommitWidth, Bool())
4246b102a39SHaojin Tang
4256b102a39SHaojin Tang  val isWalk = Bool()
4266b102a39SHaojin Tang  // valid bits optimized for walk
427780712aaSxiaofeibao-xjtu  val walkValid = Vec(RabCommitWidth, Bool())
4286b102a39SHaojin Tang
429780712aaSxiaofeibao-xjtu  val info = Vec(RabCommitWidth, new RabCommitInfo)
430780712aaSxiaofeibao-xjtu  val robIdx = OptionWrapper(!env.FPGAPlatform, Vec(RabCommitWidth, new RobPtr))
4316b102a39SHaojin Tang
4326b102a39SHaojin Tang  def hasWalkInstr: Bool = isWalk && walkValid.asUInt.orR
4336b102a39SHaojin Tang  def hasCommitInstr: Bool = isCommit && commitValid.asUInt.orR
4346b102a39SHaojin Tang}
4356b102a39SHaojin Tang
436fa7f2c26STang Haojinclass SnapshotPort(implicit p: Parameters) extends XSBundle {
437fa7f2c26STang Haojin  val snptEnq = Bool()
438fa7f2c26STang Haojin  val snptDeq = Bool()
439fa7f2c26STang Haojin  val useSnpt = Bool()
440fa7f2c26STang Haojin  val snptSelect = UInt(log2Ceil(RenameSnapshotNum).W)
441c4b56310SHaojin Tang  val flushVec = Vec(RenameSnapshotNum, Bool())
442fa7f2c26STang Haojin}
443fa7f2c26STang Haojin
444fd490615Sweiding liuclass RSFeedback(isVector: Boolean = false)(implicit p: Parameters) extends XSBundle {
4455db4956bSzhanglyGit  val robIdx = new RobPtr
446037a131fSWilliam Wang  val hit = Bool()
44762f57a35SLemover  val flushState = Bool()
4481b7adedcSWilliam Wang  val sourceType = RSFeedbackType()
449c7160cd3SWilliam Wang  val dataInvalidSqIdx = new SqPtr
45038f78b5dSxiaofeibao-xjtu  val sqIdx = new SqPtr
45128ac1c16Sxiaofeibao-xjtu  val lqIdx = new LqPtr
452037a131fSWilliam Wang}
453037a131fSWilliam Wang
454fd490615Sweiding liuclass MemRSFeedbackIO(isVector: Boolean = false)(implicit p: Parameters) extends XSBundle {
455d87b76aaSWilliam Wang  // Note: you need to update in implicit Parameters p before imp MemRSFeedbackIO
456d87b76aaSWilliam Wang  // for instance: MemRSFeedbackIO()(updateP)
457fd490615Sweiding liu  val feedbackSlow = ValidIO(new RSFeedback(isVector)) // dcache miss queue full, dtlb miss
458fd490615Sweiding liu  val feedbackFast = ValidIO(new RSFeedback(isVector)) // bank conflict
459d87b76aaSWilliam Wang}
460d87b76aaSWilliam Wang
4610f55a0d3SHaojin Tangclass LoadCancelIO(implicit p: Parameters) extends XSBundle {
462596af5d2SHaojin Tang  val ld1Cancel = Bool()
463596af5d2SHaojin Tang  val ld2Cancel = Bool()
4640f55a0d3SHaojin Tang}
4650f55a0d3SHaojin Tang
466f06ca0bfSLingrui98class FrontendToCtrlIO(implicit p: Parameters) extends XSBundle {
4675844fcf0SLinJiawei  // to backend end
4685844fcf0SLinJiawei  val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow))
469d2b20d1aSTang Haojin  val stallReason = new StallReasonIO(DecodeWidth)
470f06ca0bfSLingrui98  val fromFtq = new FtqToCtrlIO
471d7ac23a3SEaston Man  val fromIfu = new IfuToBackendIO
4725844fcf0SLinJiawei  // from backend
473f06ca0bfSLingrui98  val toFtq = Flipped(new CtrlToFtqIO)
47405cc2a4eSXuan Hu  val canAccept = Input(Bool())
4751e3fad10SLinJiawei}
476fcff7e94SZhangZifei
477f1fe8698SLemoverclass SatpStruct(implicit p: Parameters) extends XSBundle {
47845f497a4Shappy-lx  val mode = UInt(4.W)
47945f497a4Shappy-lx  val asid = UInt(16.W)
48045f497a4Shappy-lx  val ppn  = UInt(44.W)
48145f497a4Shappy-lx}
48245f497a4Shappy-lx
483f1fe8698SLemoverclass TlbSatpBundle(implicit p: Parameters) extends SatpStruct {
48445f497a4Shappy-lx  val changed = Bool()
48545f497a4Shappy-lx
4869a4a4f17SXuan Hu  // Todo: remove it
48745f497a4Shappy-lx  def apply(satp_value: UInt): Unit = {
48845f497a4Shappy-lx    require(satp_value.getWidth == XLEN)
48945f497a4Shappy-lx    val sa = satp_value.asTypeOf(new SatpStruct)
49045f497a4Shappy-lx    mode := sa.mode
49145f497a4Shappy-lx    asid := sa.asid
49297929664SXiaokun-Pei    ppn := sa.ppn
49345f497a4Shappy-lx    changed := DataChanged(sa.asid) // when ppn is changed, software need do the flush
49445f497a4Shappy-lx  }
495fcff7e94SZhangZifei}
496f1fe8698SLemover
49797929664SXiaokun-Peiclass HgatpStruct(implicit p: Parameters) extends XSBundle {
49897929664SXiaokun-Pei  val mode = UInt(4.W)
49997929664SXiaokun-Pei  val vmid = UInt(16.W)
50097929664SXiaokun-Pei  val ppn  = UInt(44.W)
50197929664SXiaokun-Pei}
50297929664SXiaokun-Pei
50397929664SXiaokun-Peiclass TlbHgatpBundle(implicit p: Parameters) extends HgatpStruct {
50497929664SXiaokun-Pei  val changed = Bool()
50597929664SXiaokun-Pei
50697929664SXiaokun-Pei  // Todo: remove it
50797929664SXiaokun-Pei  def apply(hgatp_value: UInt): Unit = {
50897929664SXiaokun-Pei    require(hgatp_value.getWidth == XLEN)
50997929664SXiaokun-Pei    val sa = hgatp_value.asTypeOf(new HgatpStruct)
51097929664SXiaokun-Pei    mode := sa.mode
51197929664SXiaokun-Pei    vmid := sa.vmid
51297929664SXiaokun-Pei    ppn := sa.ppn
51397929664SXiaokun-Pei    changed := DataChanged(sa.vmid) // when ppn is changed, software need do the flush
51497929664SXiaokun-Pei  }
51597929664SXiaokun-Pei}
51697929664SXiaokun-Pei
517*8882eb68SXin Tian// add mbmc csr
518*8882eb68SXin Tianclass MbmcStruct(implicit p: Parameters) extends XSBundle {
519*8882eb68SXin Tian  val BME = UInt(1.W)
520*8882eb68SXin Tian  val CMODE = UInt(1.W)
521*8882eb68SXin Tian  val BCLEAR = UInt(1.W)
522*8882eb68SXin Tian  val BMA = UInt(58.W)
523*8882eb68SXin Tian}
524*8882eb68SXin Tian
525*8882eb68SXin Tianclass TlbMbmcBundle(implicit p: Parameters) extends MbmcStruct {
526*8882eb68SXin Tian  def apply(mbmc_value: UInt): Unit = {
527*8882eb68SXin Tian    require(mbmc_value.getWidth == XLEN)
528*8882eb68SXin Tian    val mc = mbmc_value.asTypeOf(new MbmcStruct)
529*8882eb68SXin Tian    BME := mc.BME
530*8882eb68SXin Tian    CMODE := mc.CMODE
531*8882eb68SXin Tian    BCLEAR := mc.BCLEAR
532*8882eb68SXin Tian    BMA := mc.BMA
533*8882eb68SXin Tian  }
534*8882eb68SXin Tian}
535*8882eb68SXin Tian
536f1fe8698SLemoverclass TlbCsrBundle(implicit p: Parameters) extends XSBundle {
537f1fe8698SLemover  val satp = new TlbSatpBundle()
538d0de7e4aSpeixiaokun  val vsatp = new TlbSatpBundle()
53997929664SXiaokun-Pei  val hgatp = new TlbHgatpBundle()
540*8882eb68SXin Tian  val mbmc = new TlbMbmcBundle()
541fcff7e94SZhangZifei  val priv = new Bundle {
542fcff7e94SZhangZifei    val mxr = Bool()
543fcff7e94SZhangZifei    val sum = Bool()
544d0de7e4aSpeixiaokun    val vmxr = Bool()
545d0de7e4aSpeixiaokun    val vsum = Bool()
546d0de7e4aSpeixiaokun    val virt = Bool()
547d0de7e4aSpeixiaokun    val spvp = UInt(1.W)
548fcff7e94SZhangZifei    val imode = UInt(2.W)
549fcff7e94SZhangZifei    val dmode = UInt(2.W)
550fcff7e94SZhangZifei  }
551dd286b6aSYanqin Li  val mPBMTE = Bool()
552dd286b6aSYanqin Li  val hPBMTE = Bool()
553189833a1SHaoyuan Feng  val pmm = new Bundle {
554189833a1SHaoyuan Feng    val mseccfg = UInt(2.W)
555189833a1SHaoyuan Feng    val menvcfg = UInt(2.W)
556189833a1SHaoyuan Feng    val henvcfg = UInt(2.W)
557189833a1SHaoyuan Feng    val hstatus = UInt(2.W)
558189833a1SHaoyuan Feng    val senvcfg = UInt(2.W)
559189833a1SHaoyuan Feng  }
5608fc4e859SZhangZifei
5618fc4e859SZhangZifei  override def toPrintable: Printable = {
5628fc4e859SZhangZifei    p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " +
5638fc4e859SZhangZifei      p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}"
5648fc4e859SZhangZifei  }
565fcff7e94SZhangZifei}
566fcff7e94SZhangZifei
5672225d46eSJiawei Linclass SfenceBundle(implicit p: Parameters) extends XSBundle {
568fcff7e94SZhangZifei  val valid = Bool()
569fcff7e94SZhangZifei  val bits = new Bundle {
570fcff7e94SZhangZifei    val rs1 = Bool()
571fcff7e94SZhangZifei    val rs2 = Bool()
572fcff7e94SZhangZifei    val addr = UInt(VAddrBits.W)
573d0de7e4aSpeixiaokun    val id = UInt((AsidLength).W) // asid or vmid
574f1fe8698SLemover    val flushPipe = Bool()
575d0de7e4aSpeixiaokun    val hv = Bool()
576d0de7e4aSpeixiaokun    val hg = Bool()
577fcff7e94SZhangZifei  }
5788fc4e859SZhangZifei
5798fc4e859SZhangZifei  override def toPrintable: Printable = {
580f1fe8698SLemover    p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}, flushPipe:${bits.flushPipe}"
5818fc4e859SZhangZifei  }
582fcff7e94SZhangZifei}
583a165bd69Swangkaifan
584de169c67SWilliam Wang// Bundle for load violation predictor updating
585de169c67SWilliam Wangclass MemPredUpdateReq(implicit p: Parameters) extends XSBundle  {
5862b8b2e7aSWilliam Wang  val valid = Bool()
587de169c67SWilliam Wang
588de169c67SWilliam Wang  // wait table update
589de169c67SWilliam Wang  val waddr = UInt(MemPredPCWidth.W)
5902b8b2e7aSWilliam Wang  val wdata = Bool() // true.B by default
591de169c67SWilliam Wang
592de169c67SWilliam Wang  // store set update
593de169c67SWilliam Wang  // by default, ldpc/stpc should be xor folded
594de169c67SWilliam Wang  val ldpc = UInt(MemPredPCWidth.W)
595de169c67SWilliam Wang  val stpc = UInt(MemPredPCWidth.W)
5962b8b2e7aSWilliam Wang}
5972b8b2e7aSWilliam Wang
5982225d46eSJiawei Linclass CustomCSRCtrlIO(implicit p: Parameters) extends XSBundle {
5992b8b2e7aSWilliam Wang  // Prefetcher
600881e32f5SZifei Zhang  val pf_ctrl = Output(new PrefetchCtrl)
601f3f22d72SYinan Xu  // Load violation predictor
6022b8b2e7aSWilliam Wang  val lvpred_disable = Output(Bool())
6032b8b2e7aSWilliam Wang  val no_spec_load = Output(Bool())
604c7160cd3SWilliam Wang  val storeset_wait_store = Output(Bool())
605c7160cd3SWilliam Wang  val storeset_no_fast_wakeup = Output(Bool())
606c7160cd3SWilliam Wang  val lvpred_timeout = Output(UInt(5.W))
607f3f22d72SYinan Xu  // Branch predictor
6082b8b2e7aSWilliam Wang  val bp_ctrl = Output(new BPUCtrl)
609f3f22d72SYinan Xu  // Memory Block
610f3f22d72SYinan Xu  val sbuffer_threshold = Output(UInt(4.W))
611d10a581eSWilliam Wang  val ldld_vio_check_enable = Output(Bool())
612d10a581eSWilliam Wang  val soft_prefetch_enable = Output(Bool())
613a4e57ea3SLi Qianruo  val cache_error_enable = Output(Bool())
61437225120Ssfencevma  val uncache_write_outstanding_enable = Output(Bool())
61541d8d239Shappy-lx  val hd_misalign_st_enable = Output(Bool())
61641d8d239Shappy-lx  val hd_misalign_ld_enable = Output(Bool())
617b7a63495SNewPaulWalker  val power_down_enable = Output(Bool())
618b7a63495SNewPaulWalker  val flush_l2_enable = Output(Bool())
619aac4464eSYinan Xu  // Rename
6205b47c58cSYinan Xu  val fusion_enable = Output(Bool())
6215b47c58cSYinan Xu  val wfi_enable = Output(Bool())
622af2f7849Shappy-lx
623b6982e83SLemover  // distribute csr write signal
624b6982e83SLemover  val distribute_csr = new DistributedCSRIO()
6255b0f0029SXuan Hu  // TODO: move it to a new bundle, since single step is not a custom control signal
626ddb65c47SLi Qianruo  val singlestep = Output(Bool())
62772951335SLi Qianruo  val frontend_trigger = new FrontendTdataDistributeIO()
62872951335SLi Qianruo  val mem_trigger = new MemTdataDistributeIO()
629d0de7e4aSpeixiaokun  // Virtualization Mode
630d0de7e4aSpeixiaokun  val virtMode = Output(Bool())
63171b6c42eSxu_zh  // xstatus.fs field is off
63271b6c42eSxu_zh  val fsIsOff = Output(Bool())
633b6982e83SLemover}
634b6982e83SLemover
635b6982e83SLemoverclass DistributedCSRIO(implicit p: Parameters) extends XSBundle {
6361c746d3aScui fliter  // CSR has been written by csr inst, copies of csr should be updated
637b6982e83SLemover  val w = ValidIO(new Bundle {
638b6982e83SLemover    val addr = Output(UInt(12.W))
639b6982e83SLemover    val data = Output(UInt(XLEN.W))
640b6982e83SLemover  })
6412b8b2e7aSWilliam Wang}
642e19f7967SWilliam Wang
643e19f7967SWilliam Wangclass DistributedCSRUpdateReq(implicit p: Parameters) extends XSBundle {
644e19f7967SWilliam Wang  // Request csr to be updated
645e19f7967SWilliam Wang  //
646e19f7967SWilliam Wang  // Note that this request will ONLY update CSR Module it self,
647e19f7967SWilliam Wang  // copies of csr will NOT be updated, use it with care!
648e19f7967SWilliam Wang  //
649e19f7967SWilliam Wang  // For each cycle, no more than 1 DistributedCSRUpdateReq is valid
650e19f7967SWilliam Wang  val w = ValidIO(new Bundle {
651e19f7967SWilliam Wang    val addr = Output(UInt(12.W))
652e19f7967SWilliam Wang    val data = Output(UInt(XLEN.W))
653e19f7967SWilliam Wang  })
654e19f7967SWilliam Wang  def apply(valid: Bool, addr: UInt, data: UInt, src_description: String) = {
655e19f7967SWilliam Wang    when(valid){
656e19f7967SWilliam Wang      w.bits.addr := addr
657e19f7967SWilliam Wang      w.bits.data := data
658e19f7967SWilliam Wang    }
659e19f7967SWilliam Wang    println("Distributed CSR update req registered for " + src_description)
660e19f7967SWilliam Wang  }
661e19f7967SWilliam Wang}
66272951335SLi Qianruo
663c1b28b66STang Haojinclass AddrTransType(implicit p: Parameters) extends XSBundle {
664c1b28b66STang Haojin  val bare, sv39, sv39x4, sv48, sv48x4 = Bool()
665c1b28b66STang Haojin
666c1b28b66STang Haojin  def checkAccessFault(target: UInt): Bool = bare && target(XLEN - 1, PAddrBits).orR
667c1b28b66STang Haojin  def checkPageFault(target: UInt): Bool =
668c1b28b66STang Haojin    sv39 && target(XLEN - 1, 39) =/= VecInit.fill(XLEN - 39)(target(38)).asUInt ||
669c1b28b66STang Haojin    sv48 && target(XLEN - 1, 48) =/= VecInit.fill(XLEN - 48)(target(47)).asUInt
670c1b28b66STang Haojin  def checkGuestPageFault(target: UInt): Bool =
671c1b28b66STang Haojin    sv39x4 && target(XLEN - 1, 41).orR || sv48x4 && target(XLEN - 1, 50).orR
672c1b28b66STang Haojin}
673c1b28b66STang Haojin
674c1b28b66STang Haojinobject AddrTransType {
675c1b28b66STang Haojin  def apply(bare: Boolean = false,
676c1b28b66STang Haojin            sv39: Boolean = false,
677c1b28b66STang Haojin            sv39x4: Boolean = false,
678c1b28b66STang Haojin            sv48: Boolean = false,
679c1b28b66STang Haojin            sv48x4: Boolean = false)(implicit p: Parameters): AddrTransType =
680c1b28b66STang Haojin    (new AddrTransType).Lit(_.bare -> bare.B,
681c1b28b66STang Haojin                            _.sv39 -> sv39.B,
682c1b28b66STang Haojin                            _.sv39x4 -> sv39x4.B,
683c1b28b66STang Haojin                            _.sv48 -> sv48.B,
684c1b28b66STang Haojin                            _.sv48x4 -> sv48x4.B)
685c1b28b66STang Haojin
686c1b28b66STang Haojin  def apply(bare: Bool, sv39: Bool, sv39x4: Bool, sv48: Bool, sv48x4: Bool)(implicit p: Parameters): AddrTransType = {
687c1b28b66STang Haojin    val addrTransType = Wire(new AddrTransType)
688c1b28b66STang Haojin    addrTransType.bare := bare
689c1b28b66STang Haojin    addrTransType.sv39 := sv39
690c1b28b66STang Haojin    addrTransType.sv39x4 := sv39x4
691c1b28b66STang Haojin    addrTransType.sv48 := sv48
692c1b28b66STang Haojin    addrTransType.sv48x4 := sv48x4
693c1b28b66STang Haojin    addrTransType
694c1b28b66STang Haojin  }
695c1b28b66STang Haojin}
696c1b28b66STang Haojin
6970f59c834SWilliam Wangclass L1CacheErrorInfo(implicit p: Parameters) extends XSBundle {
6980f59c834SWilliam Wang  // L1CacheErrorInfo is also used to encode customized CACHE_ERROR CSR
6990f59c834SWilliam Wang  val source = Output(new Bundle() {
7000f59c834SWilliam Wang    val tag = Bool() // l1 tag array
7010f59c834SWilliam Wang    val data = Bool() // l1 data array
7020f59c834SWilliam Wang    val l2 = Bool()
7030f59c834SWilliam Wang  })
7040f59c834SWilliam Wang  val opType = Output(new Bundle() {
7050f59c834SWilliam Wang    val fetch = Bool()
7060f59c834SWilliam Wang    val load = Bool()
7070f59c834SWilliam Wang    val store = Bool()
7080f59c834SWilliam Wang    val probe = Bool()
7090f59c834SWilliam Wang    val release = Bool()
7100f59c834SWilliam Wang    val atom = Bool()
7110f59c834SWilliam Wang  })
7120f59c834SWilliam Wang  val paddr = Output(UInt(PAddrBits.W))
7130f59c834SWilliam Wang
7140f59c834SWilliam Wang  // report error and paddr to beu
7150f59c834SWilliam Wang  // bus error unit will receive error info iff ecc_error.valid
7160f59c834SWilliam Wang  val report_to_beu = Output(Bool())
7170f59c834SWilliam Wang
7180184a80eSYanqin Li  def toL1BusErrorUnitInfo(valid: Bool): L1BusErrorUnitInfo = {
7190f59c834SWilliam Wang    val beu_info = Wire(new L1BusErrorUnitInfo)
720cd467f7cSxu_zh    beu_info.ecc_error.valid := valid && report_to_beu
7210f59c834SWilliam Wang    beu_info.ecc_error.bits := paddr
7220f59c834SWilliam Wang    beu_info
7230f59c834SWilliam Wang  }
7240f59c834SWilliam Wang}
725bc63e578SLi Qianruo
7267e0f64b0SGuanghui Chengobject TriggerAction extends NamedUInt(4) {
7277e0f64b0SGuanghui Cheng  // Put breakpoint Exception gererated by trigger in ExceptionVec[3].
7287e0f64b0SGuanghui Cheng  def BreakpointExp = 0.U(width.W)  // raise breakpoint exception
7297e0f64b0SGuanghui Cheng  def DebugMode     = 1.U(width.W)  // enter debug mode
7307e0f64b0SGuanghui Cheng  def TraceOn       = 2.U(width.W)
7317e0f64b0SGuanghui Cheng  def TraceOff      = 3.U(width.W)
7327e0f64b0SGuanghui Cheng  def TraceNotify   = 4.U(width.W)
7337e0f64b0SGuanghui Cheng  def None          = 15.U(width.W) // use triggerAction = 15.U to express that action is None;
73484e47f35SLi Qianruo
7357e0f64b0SGuanghui Cheng  def isExp(action: UInt)   = action === BreakpointExp
7367e0f64b0SGuanghui Cheng  def isDmode(action: UInt) = action === DebugMode
7377e0f64b0SGuanghui Cheng  def isNone(action: UInt)  = action === None
73872951335SLi Qianruo}
73972951335SLi Qianruo
740bc63e578SLi Qianruo// these 3 bundles help distribute trigger control signals from CSR
741bc63e578SLi Qianruo// to Frontend, Load and Store.
74272951335SLi Qianruoclass FrontendTdataDistributeIO(implicit p: Parameters) extends XSBundle {
743f7af4c74Schengguanghui  val tUpdate = ValidIO(new Bundle {
744f7af4c74Schengguanghui    val addr = Output(UInt(log2Up(TriggerNum).W))
74572951335SLi Qianruo    val tdata = new MatchTriggerIO
74672951335SLi Qianruo  })
747f7af4c74Schengguanghui  val tEnableVec: Vec[Bool] = Output(Vec(TriggerNum, Bool()))
7487e0f64b0SGuanghui Cheng  val debugMode = Output(Bool())
7497e0f64b0SGuanghui Cheng  val triggerCanRaiseBpExp = Output(Bool())
75072951335SLi Qianruo}
75172951335SLi Qianruo
75272951335SLi Qianruoclass MemTdataDistributeIO(implicit p: Parameters) extends XSBundle {
753f7af4c74Schengguanghui  val tUpdate = ValidIO(new Bundle {
754f7af4c74Schengguanghui    val addr = Output(UInt(log2Up(TriggerNum).W))
75572951335SLi Qianruo    val tdata = new MatchTriggerIO
75672951335SLi Qianruo  })
757f7af4c74Schengguanghui  val tEnableVec: Vec[Bool] = Output(Vec(TriggerNum, Bool()))
7587e0f64b0SGuanghui Cheng  val debugMode = Output(Bool())
75904b415dbSchengguanghui  val triggerCanRaiseBpExp  = Output(Bool())
76072951335SLi Qianruo}
76172951335SLi Qianruo
76272951335SLi Qianruoclass MatchTriggerIO(implicit p: Parameters) extends XSBundle {
76372951335SLi Qianruo  val matchType = Output(UInt(2.W))
7647e0f64b0SGuanghui Cheng  val select    = Output(Bool())
76572951335SLi Qianruo  val timing    = Output(Bool())
7667e0f64b0SGuanghui Cheng  val action    = Output(TriggerAction())
76772951335SLi Qianruo  val chain     = Output(Bool())
7687e0f64b0SGuanghui Cheng  val execute   = Output(Bool())
769f7af4c74Schengguanghui  val store     = Output(Bool())
770f7af4c74Schengguanghui  val load      = Output(Bool())
77172951335SLi Qianruo  val tdata2    = Output(UInt(64.W))
772a7a6d0a6Schengguanghui
773a7a6d0a6Schengguanghui  def GenTdataDistribute(tdata1: Tdata1Bundle, tdata2: Tdata2Bundle): MatchTriggerIO = {
774cc6e4cb5Schengguanghui    val mcontrol6 = Wire(new Mcontrol6)
775cc6e4cb5Schengguanghui    mcontrol6 := tdata1.DATA.asUInt
776cc6e4cb5Schengguanghui    this.matchType := mcontrol6.MATCH.asUInt
777cc6e4cb5Schengguanghui    this.select    := mcontrol6.SELECT.asBool
778cc6e4cb5Schengguanghui    this.timing    := false.B
779cc6e4cb5Schengguanghui    this.action    := mcontrol6.ACTION.asUInt
780cc6e4cb5Schengguanghui    this.chain     := mcontrol6.CHAIN.asBool
781cc6e4cb5Schengguanghui    this.execute   := mcontrol6.EXECUTE.asBool
782cc6e4cb5Schengguanghui    this.load      := mcontrol6.LOAD.asBool
783cc6e4cb5Schengguanghui    this.store     := mcontrol6.STORE.asBool
784a7a6d0a6Schengguanghui    this.tdata2    := tdata2.asUInt
785a7a6d0a6Schengguanghui    this
786a7a6d0a6Schengguanghui  }
78772951335SLi Qianruo}
788b9e121dfShappy-lx
789d2b20d1aSTang Haojinclass StallReasonIO(width: Int) extends Bundle {
790d2b20d1aSTang Haojin  val reason = Output(Vec(width, UInt(log2Ceil(TopDownCounters.NumStallReasons.id).W)))
791d2b20d1aSTang Haojin  val backReason = Flipped(Valid(UInt(log2Ceil(TopDownCounters.NumStallReasons.id).W)))
792d2b20d1aSTang Haojin}
793d2b20d1aSTang Haojin
794b9e121dfShappy-lx// custom l2 - l1 interface
795b9e121dfShappy-lxclass L2ToL1Hint(implicit p: Parameters) extends XSBundle with HasDCacheParameters {
796b9e121dfShappy-lx  val sourceId = UInt(log2Up(cfg.nMissEntries).W)    // tilelink sourceID -> mshr id
797d2945707SHuijin Li  val isKeyword = Bool()                             // miss entry keyword -> L1 load queue replay
798b9e121dfShappy-lx}
799f7af4c74Schengguanghui
800e836c770SZhaoyang Youclass TopDownInfo(implicit p: Parameters) extends XSBundle {
801e836c770SZhaoyang You  val lqEmpty = Input(Bool())
802e836c770SZhaoyang You  val sqEmpty = Input(Bool())
803e836c770SZhaoyang You  val l1Miss = Input(Bool())
804e836c770SZhaoyang You  val noUopsIssued = Output(Bool())
805e836c770SZhaoyang You  val l2TopMiss = Input(new TopDownFromL2Top)
806e836c770SZhaoyang You}
807e836c770SZhaoyang You
808e836c770SZhaoyang Youclass TopDownFromL2Top(implicit p: Parameters) extends XSBundle {
809e836c770SZhaoyang You  val l2Miss = Bool()
810e836c770SZhaoyang You  val l3Miss = Bool()
811e836c770SZhaoyang You}
812