11e3fad10SLinJiaweipackage xiangshan 21e3fad10SLinJiawei 31e3fad10SLinJiaweiimport chisel3._ 45844fcf0SLinJiaweiimport chisel3.util._ 5c2a8ae00SYikeZhouimport xiangshan.backend.SelImm 6bfa4b2b4SLinJiaweiimport xiangshan.backend.brq.BrqPtr 70851457fSLinJiaweiimport xiangshan.backend.rename.FreeListPtr 842707b3bSYinan Xuimport xiangshan.backend.roq.RoqPtr 9be25371aSYikeZhouimport xiangshan.backend.decode.XDecode 105c1ae31bSYinan Xuimport xiangshan.mem.{LqPtr, SqPtr} 1166b0d0c3Szhanglinjuanimport xiangshan.frontend.PreDecodeInfo 12f00290d7SLingrui98import xiangshan.frontend.HasBPUParameter 13f3501106SGouLingruiimport xiangshan.frontend.HasTageParameter 14ceaf5e1fSLingrui98import xiangshan.frontend.HasIFUConst 15f634c609SLingrui98import xiangshan.frontend.GlobalHistory 16ceaf5e1fSLingrui98import utils._ 172fbdb79bSLingrui98import scala.math.max 181e3fad10SLinJiawei 195844fcf0SLinJiawei// Fetch FetchWidth x 32-bit insts from Icache 201e3fad10SLinJiaweiclass FetchPacket extends XSBundle { 2128958354Szhanglinjuan val instrs = Vec(PredictWidth, UInt(32.W)) 2228958354Szhanglinjuan val mask = UInt(PredictWidth.W) 234ec80874Szoujr val pdmask = UInt(PredictWidth.W) 2442696a74Szhanglinjuan // val pc = UInt(VAddrBits.W) 2542696a74Szhanglinjuan val pc = Vec(PredictWidth, UInt(VAddrBits.W)) 2628958354Szhanglinjuan val pnpc = Vec(PredictWidth, UInt(VAddrBits.W)) 2743ad9482SLingrui98 val bpuMeta = Vec(PredictWidth, new BpuMeta) 28a428082bSLinJiawei val pd = Vec(PredictWidth, new PreDecodeInfo) 295a67e465Szhanglinjuan val ipf = Bool() 307e6acce3Sjinyue110 val acf = Bool() 315a67e465Szhanglinjuan val crossPageIPFFix = Bool() 320f94ebecSzoujr val predTaken = Bool() 331e3fad10SLinJiawei} 341e3fad10SLinJiawei 35627c0a19Szhanglinjuanclass ValidUndirectioned[T <: Data](gen: T) extends Bundle { 363803411bSzhanglinjuan val valid = Bool() 3735fe60e8SLingrui98 val bits = gen.cloneType.asInstanceOf[T] 38627c0a19Szhanglinjuan override def cloneType = new ValidUndirectioned(gen).asInstanceOf[this.type] 393803411bSzhanglinjuan} 403803411bSzhanglinjuan 41627c0a19Szhanglinjuanobject ValidUndirectioned { 42627c0a19Szhanglinjuan def apply[T <: Data](gen: T) = { 43627c0a19Szhanglinjuan new ValidUndirectioned[T](gen) 443803411bSzhanglinjuan } 453803411bSzhanglinjuan} 463803411bSzhanglinjuan 47534e17a9SLingrui98class SCMeta(val useSC: Boolean) extends XSBundle with HasTageParameter { 482fbdb79bSLingrui98 def maxVal = 8 * ((1 << TageCtrBits) - 1) + SCTableInfo.map{case (_,cb,_) => (1 << cb) - 1}.reduce(_+_) 492fbdb79bSLingrui98 def minVal = -(8 * (1 << TageCtrBits) + SCTableInfo.map{case (_,cb,_) => 1 << cb}.reduce(_+_)) 502fbdb79bSLingrui98 def sumCtrBits = max(log2Ceil(-minVal), log2Ceil(maxVal+1)) + 1 512fbdb79bSLingrui98 val tageTaken = if (useSC) Bool() else UInt(0.W) 522fbdb79bSLingrui98 val scUsed = if (useSC) Bool() else UInt(0.W) 532fbdb79bSLingrui98 val scPred = if (useSC) Bool() else UInt(0.W) 542fbdb79bSLingrui98 // Suppose ctrbits of all tables are identical 552fbdb79bSLingrui98 val ctrs = if (useSC) Vec(SCNTables, SInt(SCCtrBits.W)) else Vec(SCNTables, SInt(0.W)) 566b98bdcbSLingrui98 val sumAbs = if (useSC) UInt(sumCtrBits.W) else UInt(0.W) 572fbdb79bSLingrui98} 582fbdb79bSLingrui98 59f3501106SGouLingruiclass TageMeta extends XSBundle with HasTageParameter { 60627c0a19Szhanglinjuan val provider = ValidUndirectioned(UInt(log2Ceil(TageNTables).W)) 611e7d14a8Szhanglinjuan val altDiffers = Bool() 621e7d14a8Szhanglinjuan val providerU = UInt(2.W) 631e7d14a8Szhanglinjuan val providerCtr = UInt(3.W) 64627c0a19Szhanglinjuan val allocate = ValidUndirectioned(UInt(log2Ceil(TageNTables).W)) 656b98bdcbSLingrui98 val taken = Bool() 662fbdb79bSLingrui98 val scMeta = new SCMeta(EnableSC) 671e7d14a8Szhanglinjuan} 681e7d14a8Szhanglinjuan 69ceaf5e1fSLingrui98class BranchPrediction extends XSBundle with HasIFUConst { 70ceaf5e1fSLingrui98 // val redirect = Bool() 71ceaf5e1fSLingrui98 val takens = UInt(PredictWidth.W) 72ceaf5e1fSLingrui98 // val jmpIdx = UInt(log2Up(PredictWidth).W) 73ceaf5e1fSLingrui98 val brMask = UInt(PredictWidth.W) 74ceaf5e1fSLingrui98 val jalMask = UInt(PredictWidth.W) 75ceaf5e1fSLingrui98 val targets = Vec(PredictWidth, UInt(VAddrBits.W)) 76ceaf5e1fSLingrui98 77ceaf5e1fSLingrui98 // marks the last 2 bytes of this fetch packet 78ceaf5e1fSLingrui98 // val endsAtTheEndOfFirstBank = Bool() 79ceaf5e1fSLingrui98 // val endsAtTheEndOfLastBank = Bool() 80ceaf5e1fSLingrui98 81ceaf5e1fSLingrui98 // half RVI could only start at the end of a bank 82ceaf5e1fSLingrui98 val firstBankHasHalfRVI = Bool() 83ceaf5e1fSLingrui98 val lastBankHasHalfRVI = Bool() 84ceaf5e1fSLingrui98 85818ec9f9SLingrui98 // assumes that only one of the two conditions could be true 86818ec9f9SLingrui98 def lastHalfRVIMask = Cat(lastBankHasHalfRVI.asUInt, 0.U(7.W), firstBankHasHalfRVI.asUInt, 0.U(7.W)) 87ceaf5e1fSLingrui98 88ceaf5e1fSLingrui98 def lastHalfRVIClearMask = ~lastHalfRVIMask 89ceaf5e1fSLingrui98 // is taken from half RVI 90818ec9f9SLingrui98 def lastHalfRVITaken = (takens(bankWidth-1) && firstBankHasHalfRVI) || (takens(PredictWidth-1) && lastBankHasHalfRVI) 91ceaf5e1fSLingrui98 92ceaf5e1fSLingrui98 def lastHalfRVIIdx = Mux(firstBankHasHalfRVI, (bankWidth-1).U, (PredictWidth-1).U) 93ceaf5e1fSLingrui98 // should not be used if not lastHalfRVITaken 94ceaf5e1fSLingrui98 def lastHalfRVITarget = Mux(firstBankHasHalfRVI, targets(bankWidth-1), targets(PredictWidth-1)) 95ceaf5e1fSLingrui98 96ceaf5e1fSLingrui98 def realTakens = takens & lastHalfRVIClearMask 97ceaf5e1fSLingrui98 def realBrMask = brMask & lastHalfRVIClearMask 98ceaf5e1fSLingrui98 def realJalMask = jalMask & lastHalfRVIClearMask 99ceaf5e1fSLingrui98 100818ec9f9SLingrui98 def brNotTakens = ~takens & realBrMask 101ceaf5e1fSLingrui98 def sawNotTakenBr = VecInit((0 until PredictWidth).map(i => 10244ff7871SLingrui98 (if (i == 0) false.B else ParallelORR(brNotTakens(i-1,0))))) 103580c7a5eSLingrui98 // def hasNotTakenBrs = (brNotTakens & LowerMaskFromLowest(realTakens)).orR 10444ff7871SLingrui98 def unmaskedJmpIdx = ParallelPriorityEncoder(takens) 105818ec9f9SLingrui98 // if not taken before the half RVI inst 106818ec9f9SLingrui98 def saveHalfRVI = (firstBankHasHalfRVI && !(ParallelORR(takens(bankWidth-2,0)))) || 107818ec9f9SLingrui98 (lastBankHasHalfRVI && !(ParallelORR(takens(PredictWidth-2,0)))) 108ceaf5e1fSLingrui98 // could get PredictWidth-1 when only the first bank is valid 10944ff7871SLingrui98 def jmpIdx = ParallelPriorityEncoder(realTakens) 110ceaf5e1fSLingrui98 // only used when taken 11144ff7871SLingrui98 def target = ParallelPriorityMux(realTakens, targets) 11244ff7871SLingrui98 def taken = ParallelORR(realTakens) 11344ff7871SLingrui98 def takenOnBr = taken && ParallelPriorityMux(realTakens, realBrMask.asBools) 11444ff7871SLingrui98 def hasNotTakenBrs = Mux(taken, ParallelPriorityMux(realTakens, sawNotTakenBr), ParallelORR(brNotTakens)) 1156fb61704Szhanglinjuan} 1166fb61704Szhanglinjuan 11743ad9482SLingrui98class BpuMeta extends XSBundle with HasBPUParameter { 11853bf6077SLingrui98 val ubtbWriteWay = UInt(log2Up(UBtbWays).W) 119e3aeae54SLingrui98 val ubtbHits = Bool() 12053bf6077SLingrui98 val btbWriteWay = UInt(log2Up(BtbWays).W) 121035fad39SGouLingrui val btbHitJal = Bool() 122e3aeae54SLingrui98 val bimCtr = UInt(2.W) 12345e96f83Szhanglinjuan val tageMeta = new TageMeta 12445e96f83Szhanglinjuan val rasSp = UInt(log2Up(RasSize).W) 12545e96f83Szhanglinjuan val rasTopCtr = UInt(8.W) 126ed809609Sjinyue110 val rasToqAddr = UInt(VAddrBits.W) 127c5ed092cSLingrui98 val fetchIdx = UInt(log2Up(PredictWidth).W) 1287d053a60Szhanglinjuan val specCnt = UInt(10.W) 129f634c609SLingrui98 // for global history 13003746a0dSLingrui98 val predTaken = Bool() 131f634c609SLingrui98 val hist = new GlobalHistory 132f634c609SLingrui98 val predHist = new GlobalHistory 1334a5c1190SGouLingrui val sawNotTakenBranch = Bool() 134f226232fSzhanglinjuan 1353a48285bSGouLingrui val debug_ubtb_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W) 1363a48285bSGouLingrui val debug_btb_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W) 1373a48285bSGouLingrui val debug_tage_cycle = if (EnableBPUTimeRecord) UInt(64.W) else UInt(0.W) 138f226232fSzhanglinjuan 139f634c609SLingrui98 // def apply(histPtr: UInt, tageMeta: TageMeta, rasSp: UInt, rasTopCtr: UInt) = { 140f634c609SLingrui98 // this.histPtr := histPtr 141f634c609SLingrui98 // this.tageMeta := tageMeta 142f634c609SLingrui98 // this.rasSp := rasSp 143f634c609SLingrui98 // this.rasTopCtr := rasTopCtr 144f634c609SLingrui98 // this.asUInt 145f634c609SLingrui98 // } 146f226232fSzhanglinjuan def size = 0.U.asTypeOf(this).getWidth 147f226232fSzhanglinjuan def fromUInt(x: UInt) = x.asTypeOf(this) 14866b0d0c3Szhanglinjuan} 14966b0d0c3Szhanglinjuan 15004fb04efSLingrui98class Predecode extends XSBundle with HasIFUConst { 151ceaf5e1fSLingrui98 val hasLastHalfRVI = Bool() 1522f931f37Szhanglinjuan val mask = UInt((FetchWidth*2).W) 15357c3c8deSLingrui98 val lastHalf = UInt(nBanksInPacket.W) 15466b0d0c3Szhanglinjuan val pd = Vec(FetchWidth*2, (new PreDecodeInfo)) 1555844fcf0SLinJiawei} 1565844fcf0SLinJiawei 15743ad9482SLingrui98class CfiUpdateInfo extends XSBundle { 158f226232fSzhanglinjuan // from backend 15969cafcc9SLingrui98 val pc = UInt(VAddrBits.W) 160608ba82cSzhanglinjuan val pnpc = UInt(VAddrBits.W) 161b2e6921eSLinJiawei val fetchIdx = UInt(log2Up(FetchWidth*2).W) 162f226232fSzhanglinjuan // frontend -> backend -> frontend 163f226232fSzhanglinjuan val pd = new PreDecodeInfo 16443ad9482SLingrui98 val bpuMeta = new BpuMeta 165fe3a74fcSYinan Xu 166fe3a74fcSYinan Xu // need pipeline update 167b2e6921eSLinJiawei val target = UInt(VAddrBits.W) 168f226232fSzhanglinjuan val brTarget = UInt(VAddrBits.W) 169f226232fSzhanglinjuan val taken = Bool() 170f226232fSzhanglinjuan val isMisPred = Bool() 171b2e6921eSLinJiawei val brTag = new BrqPtr 172ae97381fSYinan Xu val isReplay = Bool() 173b2e6921eSLinJiawei} 174b2e6921eSLinJiawei 175b2e6921eSLinJiawei// Dequeue DecodeWidth insts from Ibuffer 176b2e6921eSLinJiaweiclass CtrlFlow extends XSBundle { 177b2e6921eSLinJiawei val instr = UInt(32.W) 178b2e6921eSLinJiawei val pc = UInt(VAddrBits.W) 179b2e6921eSLinJiawei val exceptionVec = Vec(16, Bool()) 180b2e6921eSLinJiawei val intrVec = Vec(12, Bool()) 18143ad9482SLingrui98 val brUpdate = new CfiUpdateInfo 182c84054caSLinJiawei val crossPageIPFFix = Bool() 1835844fcf0SLinJiawei} 1845844fcf0SLinJiawei 185579b9f28SLinJiawei 186579b9f28SLinJiaweiclass FPUCtrlSignals extends XSBundle { 1872ce29ed6SLinJiawei val isAddSub = Bool() // swap23 1882ce29ed6SLinJiawei val typeTagIn = UInt(2.W) 1892ce29ed6SLinJiawei val typeTagOut = UInt(2.W) 1902ce29ed6SLinJiawei val fromInt = Bool() 1912ce29ed6SLinJiawei val wflags = Bool() 1922ce29ed6SLinJiawei val fpWen = Bool() 1932ce29ed6SLinJiawei val fmaCmd = UInt(2.W) 1942ce29ed6SLinJiawei val div = Bool() 1952ce29ed6SLinJiawei val sqrt = Bool() 1962ce29ed6SLinJiawei val fcvt = Bool() 1972ce29ed6SLinJiawei val typ = UInt(2.W) 1982ce29ed6SLinJiawei val fmt = UInt(2.W) 1992ce29ed6SLinJiawei val ren3 = Bool() //TODO: remove SrcType.fp 200579b9f28SLinJiawei} 201579b9f28SLinJiawei 2025844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage 2035844fcf0SLinJiaweiclass CtrlSignals extends XSBundle { 2049a2e6b8aSLinJiawei val src1Type, src2Type, src3Type = SrcType() 2059a2e6b8aSLinJiawei val lsrc1, lsrc2, lsrc3 = UInt(5.W) 2069a2e6b8aSLinJiawei val ldest = UInt(5.W) 2079a2e6b8aSLinJiawei val fuType = FuType() 2089a2e6b8aSLinJiawei val fuOpType = FuOpType() 2099a2e6b8aSLinJiawei val rfWen = Bool() 2109a2e6b8aSLinJiawei val fpWen = Bool() 2119a2e6b8aSLinJiawei val isXSTrap = Bool() 2122d366136SLinJiawei val noSpecExec = Bool() // wait forward 2132d366136SLinJiawei val blockBackward = Bool() // block backward 21445a56a29SZhangZifei val flushPipe = Bool() // This inst will flush all the pipe when commit, like exception but can commit 215db34a189SLinJiawei val isRVF = Bool() 216c2a8ae00SYikeZhou val selImm = SelImm() 217db34a189SLinJiawei val imm = UInt(XLEN.W) 218a3edac52SYinan Xu val commitType = CommitType() 219579b9f28SLinJiawei val fpu = new FPUCtrlSignals 220be25371aSYikeZhou 221be25371aSYikeZhou def decode(inst: UInt, table: Iterable[(BitPat, List[BitPat])]) = { 222be25371aSYikeZhou val decoder = freechips.rocketchip.rocket.DecodeLogic(inst, XDecode.decodeDefault, table) 223be25371aSYikeZhou val signals = 2244d24c305SYikeZhou Seq(src1Type, src2Type, src3Type, fuType, fuOpType, rfWen, fpWen, 225c2a8ae00SYikeZhou isXSTrap, noSpecExec, blockBackward, flushPipe, isRVF, selImm) 226be25371aSYikeZhou signals zip decoder map { case(s, d) => s := d } 2274d24c305SYikeZhou commitType := DontCare 228be25371aSYikeZhou this 229be25371aSYikeZhou } 2305844fcf0SLinJiawei} 2315844fcf0SLinJiawei 2325844fcf0SLinJiaweiclass CfCtrl extends XSBundle { 2335844fcf0SLinJiawei val cf = new CtrlFlow 2345844fcf0SLinJiawei val ctrl = new CtrlSignals 235bfa4b2b4SLinJiawei val brTag = new BrqPtr 2365844fcf0SLinJiawei} 2375844fcf0SLinJiawei 238fe6452fcSYinan Xuclass LSIdx extends XSBundle { 239915c0dd4SYinan Xu val lqIdx = new LqPtr 2405c1ae31bSYinan Xu val sqIdx = new SqPtr 241b2e6921eSLinJiawei} 242054d37b6SLinJiawei 243b2e6921eSLinJiawei// CfCtrl -> MicroOp at Rename Stage 244fe6452fcSYinan Xuclass MicroOp extends CfCtrl { 2459a2e6b8aSLinJiawei val psrc1, psrc2, psrc3, pdest, old_pdest = UInt(PhyRegIdxWidth.W) 2469a2e6b8aSLinJiawei val src1State, src2State, src3State = SrcState() 24742707b3bSYinan Xu val roqIdx = new RoqPtr 248fe6452fcSYinan Xu val lqIdx = new LqPtr 249fe6452fcSYinan Xu val sqIdx = new SqPtr 250355fcd20SAllen val diffTestDebugLrScValid = Bool() 2515844fcf0SLinJiawei} 2525844fcf0SLinJiawei 2534d8e0a7fSYinan Xuclass Redirect extends XSBundle { 25442707b3bSYinan Xu val roqIdx = new RoqPtr 255bfb958a3SYinan Xu val level = RedirectLevel() 256bfb958a3SYinan Xu val interrupt = Bool() 257b2e6921eSLinJiawei val pc = UInt(VAddrBits.W) 258b2e6921eSLinJiawei val target = UInt(VAddrBits.W) 259b2e6921eSLinJiawei val brTag = new BrqPtr 260bfb958a3SYinan Xu 261bfb958a3SYinan Xu def isUnconditional() = RedirectLevel.isUnconditional(level) 262bfb958a3SYinan Xu def flushItself() = RedirectLevel.flushItself(level) 263bfb958a3SYinan Xu def isException() = RedirectLevel.isException(level) 264a25b1bceSLinJiawei} 265a25b1bceSLinJiawei 2665844fcf0SLinJiaweiclass Dp1ToDp2IO extends XSBundle { 2675c7b21d5SYinan Xu val intDqToDp2 = Vec(dpParams.IntDqDeqWidth, DecoupledIO(new MicroOp)) 2685c7b21d5SYinan Xu val fpDqToDp2 = Vec(dpParams.FpDqDeqWidth, DecoupledIO(new MicroOp)) 2695c7b21d5SYinan Xu val lsDqToDp2 = Vec(dpParams.LsDqDeqWidth, DecoupledIO(new MicroOp)) 2705844fcf0SLinJiawei} 2715844fcf0SLinJiawei 27260deaca2SLinJiaweiclass ReplayPregReq extends XSBundle { 27360deaca2SLinJiawei // NOTE: set isInt and isFp both to 'false' when invalid 27460deaca2SLinJiawei val isInt = Bool() 27560deaca2SLinJiawei val isFp = Bool() 27660deaca2SLinJiawei val preg = UInt(PhyRegIdxWidth.W) 27760deaca2SLinJiawei} 27860deaca2SLinJiawei 279e402d94eSWilliam Wangclass DebugBundle extends XSBundle{ 28072235fa4SWilliam Wang val isMMIO = Bool() 281*8635f18fSwangkaifan val isPerfCnt = Bool() 282e402d94eSWilliam Wang} 2835844fcf0SLinJiawei 2845844fcf0SLinJiaweiclass ExuInput extends XSBundle { 2855844fcf0SLinJiawei val uop = new MicroOp 2869684eb4fSLinJiawei val src1, src2, src3 = UInt((XLEN+1).W) 2875844fcf0SLinJiawei} 2885844fcf0SLinJiawei 2895844fcf0SLinJiaweiclass ExuOutput extends XSBundle { 2905844fcf0SLinJiawei val uop = new MicroOp 2919684eb4fSLinJiawei val data = UInt((XLEN+1).W) 2927f1506e3SLinJiawei val fflags = UInt(5.W) 29397cfa7f8SLinJiawei val redirectValid = Bool() 29497cfa7f8SLinJiawei val redirect = new Redirect 29543ad9482SLingrui98 val brUpdate = new CfiUpdateInfo 296e402d94eSWilliam Wang val debug = new DebugBundle 2975844fcf0SLinJiawei} 2985844fcf0SLinJiawei 29935bfeecbSYinan Xuclass ExternalInterruptIO extends XSBundle { 30035bfeecbSYinan Xu val mtip = Input(Bool()) 30135bfeecbSYinan Xu val msip = Input(Bool()) 30235bfeecbSYinan Xu val meip = Input(Bool()) 30335bfeecbSYinan Xu} 30435bfeecbSYinan Xu 30535bfeecbSYinan Xuclass CSRSpecialIO extends XSBundle { 30635bfeecbSYinan Xu val exception = Flipped(ValidIO(new MicroOp)) 3073fa7b737SYinan Xu val isInterrupt = Input(Bool()) 30835bfeecbSYinan Xu val memExceptionVAddr = Input(UInt(VAddrBits.W)) 30935bfeecbSYinan Xu val trapTarget = Output(UInt(VAddrBits.W)) 31035bfeecbSYinan Xu val externalInterrupt = new ExternalInterruptIO 31135bfeecbSYinan Xu val interrupt = Output(Bool()) 31235bfeecbSYinan Xu} 31335bfeecbSYinan Xu 314fe6452fcSYinan Xuclass RoqCommitInfo extends XSBundle { 315fe6452fcSYinan Xu val ldest = UInt(5.W) 316fe6452fcSYinan Xu val rfWen = Bool() 317fe6452fcSYinan Xu val fpWen = Bool() 318a1fd7de4SLinJiawei val wflags = Bool() 319fe6452fcSYinan Xu val commitType = CommitType() 320fe6452fcSYinan Xu val pdest = UInt(PhyRegIdxWidth.W) 321fe6452fcSYinan Xu val old_pdest = UInt(PhyRegIdxWidth.W) 322fe6452fcSYinan Xu val lqIdx = new LqPtr 323fe6452fcSYinan Xu val sqIdx = new SqPtr 3249ecac1e8SYinan Xu 3259ecac1e8SYinan Xu // these should be optimized for synthesis verilog 3269ecac1e8SYinan Xu val pc = UInt(VAddrBits.W) 327fe6452fcSYinan Xu} 3285844fcf0SLinJiawei 32921e7a6c5SYinan Xuclass RoqCommitIO extends XSBundle { 33021e7a6c5SYinan Xu val isWalk = Output(Bool()) 33121e7a6c5SYinan Xu val valid = Vec(CommitWidth, Output(Bool())) 332fe6452fcSYinan Xu val info = Vec(CommitWidth, Output(new RoqCommitInfo)) 33321e7a6c5SYinan Xu 33421e7a6c5SYinan Xu def hasWalkInstr = isWalk && valid.asUInt.orR 33521e7a6c5SYinan Xu def hasCommitInstr = !isWalk && valid.asUInt.orR 3365844fcf0SLinJiawei} 3375844fcf0SLinJiawei 33842707b3bSYinan Xuclass TlbFeedback extends XSBundle { 33942707b3bSYinan Xu val roqIdx = new RoqPtr 340037a131fSWilliam Wang val hit = Bool() 341037a131fSWilliam Wang} 342037a131fSWilliam Wang 3435844fcf0SLinJiaweiclass FrontendToBackendIO extends XSBundle { 3445844fcf0SLinJiawei // to backend end 3455844fcf0SLinJiawei val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow)) 3465844fcf0SLinJiawei // from backend 3478b922c39SYinan Xu val redirect = Flipped(ValidIO(UInt(VAddrBits.W))) 34843ad9482SLingrui98 // val cfiUpdateInfo = Flipped(ValidIO(new CfiUpdateInfo)) 34943ad9482SLingrui98 val cfiUpdateInfo = Flipped(ValidIO(new CfiUpdateInfo)) 3501e3fad10SLinJiawei} 351fcff7e94SZhangZifei 352fcff7e94SZhangZifeiclass TlbCsrBundle extends XSBundle { 353fcff7e94SZhangZifei val satp = new Bundle { 354fcff7e94SZhangZifei val mode = UInt(4.W) // TODO: may change number to parameter 355fcff7e94SZhangZifei val asid = UInt(16.W) 356fcff7e94SZhangZifei val ppn = UInt(44.W) // just use PAddrBits - 3 - vpnnLen 357fcff7e94SZhangZifei } 358fcff7e94SZhangZifei val priv = new Bundle { 359fcff7e94SZhangZifei val mxr = Bool() 360fcff7e94SZhangZifei val sum = Bool() 361fcff7e94SZhangZifei val imode = UInt(2.W) 362fcff7e94SZhangZifei val dmode = UInt(2.W) 363fcff7e94SZhangZifei } 3648fc4e859SZhangZifei 3658fc4e859SZhangZifei override def toPrintable: Printable = { 3668fc4e859SZhangZifei p"Satp mode:0x${Hexadecimal(satp.mode)} asid:0x${Hexadecimal(satp.asid)} ppn:0x${Hexadecimal(satp.ppn)} " + 3678fc4e859SZhangZifei p"Priv mxr:${priv.mxr} sum:${priv.sum} imode:${priv.imode} dmode:${priv.dmode}" 3688fc4e859SZhangZifei } 369fcff7e94SZhangZifei} 370fcff7e94SZhangZifei 371fcff7e94SZhangZifeiclass SfenceBundle extends XSBundle { 372fcff7e94SZhangZifei val valid = Bool() 373fcff7e94SZhangZifei val bits = new Bundle { 374fcff7e94SZhangZifei val rs1 = Bool() 375fcff7e94SZhangZifei val rs2 = Bool() 376fcff7e94SZhangZifei val addr = UInt(VAddrBits.W) 377fcff7e94SZhangZifei } 3788fc4e859SZhangZifei 3798fc4e859SZhangZifei override def toPrintable: Printable = { 3808fc4e859SZhangZifei p"valid:0x${Hexadecimal(valid)} rs1:${bits.rs1} rs2:${bits.rs2} addr:${Hexadecimal(bits.addr)}" 3818fc4e859SZhangZifei } 382fcff7e94SZhangZifei} 383