xref: /XiangShan/src/main/scala/xiangshan/Bundle.scala (revision 3803411b034330cf6d4ea24ab8cbc6cef00f1b04)
11e3fad10SLinJiaweipackage xiangshan
21e3fad10SLinJiawei
31e3fad10SLinJiaweiimport chisel3._
45844fcf0SLinJiaweiimport chisel3.util._
5e402d94eSWilliam Wangimport bus.simplebus._
6bfa4b2b4SLinJiaweiimport xiangshan.backend.brq.BrqPtr
70851457fSLinJiaweiimport xiangshan.backend.rename.FreeListPtr
81e3fad10SLinJiawei
95844fcf0SLinJiawei// Fetch FetchWidth x 32-bit insts from Icache
101e3fad10SLinJiaweiclass FetchPacket extends XSBundle {
111e3fad10SLinJiawei  val instrs = Vec(FetchWidth, UInt(32.W))
12e4698824Szoujr  val mask = UInt((FetchWidth*2).W)
131e3fad10SLinJiawei  val pc = UInt(VAddrBits.W) // the pc of first inst in the fetch group
14fda42022Szhanglinjuan  val pnpc = Vec(FetchWidth, UInt(VAddrBits.W))
151e3fad10SLinJiawei}
161e3fad10SLinJiawei
17*3803411bSzhanglinjuan
18*3803411bSzhanglinjuanclass ValidND[T <: Data](gen: T) extends Bundle {
19*3803411bSzhanglinjuan  val valid = Bool()
20*3803411bSzhanglinjuan  val bits = gen.asInstanceOf[T]
21*3803411bSzhanglinjuan  override def cloneType = new ValidND(gen).asInstanceOf[this.type]
22*3803411bSzhanglinjuan}
23*3803411bSzhanglinjuan
24*3803411bSzhanglinjuanobject ValidND {
25*3803411bSzhanglinjuan  def apply[T<:Data](in: T) = {
26*3803411bSzhanglinjuan    new ValidND[T](in)
27*3803411bSzhanglinjuan  }
28*3803411bSzhanglinjuan}
29*3803411bSzhanglinjuan
301e7d14a8Szhanglinjuanclass TageMeta extends XSBundle {
31*3803411bSzhanglinjuan  val provider = ValidND(UInt(log2Ceil(TageNTables).W))
321e7d14a8Szhanglinjuan  val altDiffers = Bool()
331e7d14a8Szhanglinjuan  val providerU = UInt(2.W)
341e7d14a8Szhanglinjuan  val providerCtr = UInt(3.W)
35*3803411bSzhanglinjuan  val allocate = ValidND(UInt(log2Ceil(TageNTables).W))
361e7d14a8Szhanglinjuan}
371e7d14a8Szhanglinjuan
38e983e862Szhanglinjuan// Branch prediction result from BPU Stage1 & 3
396fb61704Szhanglinjuanclass BranchPrediction extends XSBundle {
40e983e862Szhanglinjuan  val redirect = Bool()
41e983e862Szhanglinjuan
426fb61704Szhanglinjuan  // mask off all the instrs after the first redirect instr
436fb61704Szhanglinjuan  val instrValid = Vec(FetchWidth, Bool())
44dff546ecSzhanglinjuan  // target of the first redirect instr in a fetch package
456fb61704Szhanglinjuan  val target = UInt(VAddrBits.W)
46dff546ecSzhanglinjuan  // val _type = UInt(2.W)
47e983e862Szhanglinjuan
48e983e862Szhanglinjuan  // save these info in brq!
49e983e862Szhanglinjuan  // global history of each valid(or uncancelled) instruction, excluding branch's own prediction result
50140dcc2eSzhanglinjuan  val hist = Vec(FetchWidth, UInt(HistoryLength.W))
511e7d14a8Szhanglinjuan  // tage meta info
521e7d14a8Szhanglinjuan  val tageMeta = Vec(FetchWidth, (new TageMeta))
53e983e862Szhanglinjuan  // ras checkpoint, only used in Stage3
54dff546ecSzhanglinjuan  val rasSp = UInt(log2Up(RasSize).W)
55dff546ecSzhanglinjuan  val rasTopCtr = UInt(8.W)
566fb61704Szhanglinjuan}
576fb61704Szhanglinjuan
586fb61704Szhanglinjuan// Save predecode info in icache
596fb61704Szhanglinjuanclass Predecode extends XSBundle {
6094947342Szhanglinjuan  val mask = UInt(FetchWidth.W)
616fb61704Szhanglinjuan  val fuTypes = Vec(FetchWidth, FuType())
626fb61704Szhanglinjuan  val fuOpTypes = Vec(FetchWidth, FuOpType())
636fb61704Szhanglinjuan}
646fb61704Szhanglinjuan
655844fcf0SLinJiawei// Dequeue DecodeWidth insts from Ibuffer
665844fcf0SLinJiaweiclass CtrlFlow extends XSBundle {
675844fcf0SLinJiawei  val instr = UInt(32.W)
685844fcf0SLinJiawei  val pc = UInt(VAddrBits.W)
69fda42022Szhanglinjuan  val pnpc = UInt(VAddrBits.W)
705844fcf0SLinJiawei  val exceptionVec = Vec(16, Bool())
715844fcf0SLinJiawei  val intrVec = Vec(12, Bool())
729a2e6b8aSLinJiawei  val isRVC = Bool()
739a2e6b8aSLinJiawei  val isBr = Bool()
745844fcf0SLinJiawei}
755844fcf0SLinJiawei
765844fcf0SLinJiawei// Decode DecodeWidth insts at Decode Stage
775844fcf0SLinJiaweiclass CtrlSignals extends XSBundle {
789a2e6b8aSLinJiawei  val src1Type, src2Type, src3Type = SrcType()
799a2e6b8aSLinJiawei  val lsrc1, lsrc2, lsrc3 = UInt(5.W)
809a2e6b8aSLinJiawei  val ldest = UInt(5.W)
819a2e6b8aSLinJiawei  val fuType = FuType()
829a2e6b8aSLinJiawei  val fuOpType = FuOpType()
839a2e6b8aSLinJiawei  val rfWen = Bool()
849a2e6b8aSLinJiawei  val fpWen = Bool()
859a2e6b8aSLinJiawei  val isXSTrap = Bool()
869a2e6b8aSLinJiawei  val noSpecExec = Bool()  // This inst can not be speculated
879a2e6b8aSLinJiawei  val isBlocked  = Bool()  // This inst requires pipeline to be blocked
88db34a189SLinJiawei  val isRVF = Bool()
89db34a189SLinJiawei  val imm = UInt(XLEN.W)
905844fcf0SLinJiawei}
915844fcf0SLinJiawei
925844fcf0SLinJiaweiclass CfCtrl extends XSBundle {
935844fcf0SLinJiawei  val cf = new CtrlFlow
945844fcf0SLinJiawei  val ctrl = new CtrlSignals
95bfa4b2b4SLinJiawei  val brTag = new BrqPtr
965844fcf0SLinJiawei}
975844fcf0SLinJiawei
985844fcf0SLinJiawei// CfCtrl -> MicroOp at Rename Stage
995844fcf0SLinJiaweiclass MicroOp extends CfCtrl {
1005844fcf0SLinJiawei
1019a2e6b8aSLinJiawei  val psrc1, psrc2, psrc3, pdest, old_pdest = UInt(PhyRegIdxWidth.W)
1029a2e6b8aSLinJiawei  val src1State, src2State, src3State = SrcState()
1030851457fSLinJiawei  val freelistAllocPtr = new FreeListPtr
1045844fcf0SLinJiawei  val roqIdx = UInt(RoqIdxWidth.W)
1055844fcf0SLinJiawei}
1065844fcf0SLinJiawei
1071e3fad10SLinJiaweiclass Redirect extends XSBundle {
108fda42022Szhanglinjuan  val pc = UInt(VAddrBits.W) // wrongly predicted pc
1091e3fad10SLinJiawei  val target = UInt(VAddrBits.W)
11043c072e7Szhanglinjuan  val brTarget = UInt(VAddrBits.W)
111bfa4b2b4SLinJiawei  val brTag = new BrqPtr
112fda42022Szhanglinjuan  val _type = UInt(2.W)
1136fb61704Szhanglinjuan  val isCall = Bool()
114fda42022Szhanglinjuan  val taken = Bool()
1156fb61704Szhanglinjuan  val hist = UInt(HistoryLength.W)
1161e7d14a8Szhanglinjuan  val tageMeta = new TageMeta
117028970c4Szhanglinjuan  val fetchIdx = UInt(log2Up(FetchWidth).W)
118cf1c5078Szhanglinjuan  val rasSp = UInt(log2Up(RasSize).W)
119cf1c5078Szhanglinjuan  val rasTopCtr = UInt(8.W)
12037fcf7fbSLinJiawei  val isException = Bool()
121ab7d3e5fSWilliam Wang  val roqIdx = UInt(RoqIdxWidth.W)
1220851457fSLinJiawei  val freelistAllocPtr = new FreeListPtr
1235844fcf0SLinJiawei}
1245844fcf0SLinJiawei
125a25b1bceSLinJiaweiclass RedirectInfo extends XSBundle {
126a25b1bceSLinJiawei
127a25b1bceSLinJiawei  val valid = Bool() // a valid commit form brq/roq
128a25b1bceSLinJiawei  val misPred = Bool() // a branch miss prediction ?
129a25b1bceSLinJiawei  val redirect = new Redirect
130a25b1bceSLinJiawei
131a25b1bceSLinJiawei  def flush():Bool = valid && (redirect.isException || misPred)
132a25b1bceSLinJiawei}
133a25b1bceSLinJiawei
1345844fcf0SLinJiaweiclass Dp1ToDp2IO extends XSBundle {
1355844fcf0SLinJiawei  val intDqToDp2 = Vec(IntDqDeqWidth, DecoupledIO(new MicroOp))
1365844fcf0SLinJiawei  val fpDqToDp2 = Vec(FpDqDeqWidth, DecoupledIO(new MicroOp))
1375844fcf0SLinJiawei  val lsDqToDp2 = Vec(LsDqDeqWidth, DecoupledIO(new MicroOp))
1385844fcf0SLinJiawei}
1395844fcf0SLinJiawei
140e402d94eSWilliam Wangclass DebugBundle extends XSBundle{
14172235fa4SWilliam Wang  val isMMIO = Bool()
142e402d94eSWilliam Wang}
1435844fcf0SLinJiawei
1445844fcf0SLinJiaweiclass ExuInput extends XSBundle {
1455844fcf0SLinJiawei  val uop = new MicroOp
1465844fcf0SLinJiawei  val src1, src2, src3 = UInt(XLEN.W)
1475844fcf0SLinJiawei}
1485844fcf0SLinJiawei
1495844fcf0SLinJiaweiclass ExuOutput extends XSBundle {
1505844fcf0SLinJiawei  val uop = new MicroOp
1515844fcf0SLinJiawei  val data = UInt(XLEN.W)
15297cfa7f8SLinJiawei  val redirectValid = Bool()
15397cfa7f8SLinJiawei  val redirect = new Redirect
154e402d94eSWilliam Wang  val debug = new DebugBundle
1555844fcf0SLinJiawei}
1565844fcf0SLinJiawei
1575844fcf0SLinJiaweiclass ExuIO extends XSBundle {
1585844fcf0SLinJiawei  val in = Flipped(DecoupledIO(new ExuInput))
159c3174e61SZhangZifei  val redirect = Flipped(ValidIO(new Redirect))
1605844fcf0SLinJiawei  val out = DecoupledIO(new ExuOutput)
161e402d94eSWilliam Wang
162e402d94eSWilliam Wang  // for Lsu
163e402d94eSWilliam Wang  val dmem = new SimpleBusUC
1644e1a70f6SWilliam Wang  val scommit = Input(UInt(3.W))
1655844fcf0SLinJiawei}
1665844fcf0SLinJiawei
1675844fcf0SLinJiaweiclass RoqCommit extends XSBundle {
1685844fcf0SLinJiawei  val uop = new MicroOp
169296e7422SLinJiawei  val isWalk = Bool()
1705844fcf0SLinJiawei}
1715844fcf0SLinJiawei
1725844fcf0SLinJiaweiclass FrontendToBackendIO extends XSBundle {
1735844fcf0SLinJiawei  // to backend end
1745844fcf0SLinJiawei  val cfVec = Vec(DecodeWidth, DecoupledIO(new CtrlFlow))
1755844fcf0SLinJiawei  // from backend
176a25b1bceSLinJiawei  val redirectInfo = Input(new RedirectInfo)
1775844fcf0SLinJiawei  val commits = Vec(CommitWidth, Flipped(ValidIO(new RoqCommit))) // update branch pred
1781e3fad10SLinJiawei}
179