1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package top 18 19import chisel3._ 20import chisel3.util._ 21import xiangshan._ 22import utils._ 23import huancun.PrefetchRecv 24import utility._ 25import system._ 26import device._ 27import chisel3.stage.ChiselGeneratorAnnotation 28import chipsalliance.rocketchip.config._ 29import freechips.rocketchip.diplomacy._ 30import freechips.rocketchip.tilelink._ 31import freechips.rocketchip.jtag.JTAGIO 32import huancun.{HCCacheParamsKey, HuanCun, HCCacheParameters} 33 34abstract class BaseXSSoc()(implicit p: Parameters) extends LazyModule 35 with BindingScope 36{ 37 val misc = LazyModule(new SoCMisc()) 38 lazy val dts = DTS(bindingTree) 39 lazy val json = JSON(bindingTree) 40} 41 42class XSTop()(implicit p: Parameters) extends BaseXSSoc() with HasSoCParameter 43{ 44 ResourceBinding { 45 val width = ResourceInt(2) 46 val model = "freechips,rocketchip-unknown" 47 Resource(ResourceAnchors.root, "model").bind(ResourceString(model)) 48 Resource(ResourceAnchors.root, "compat").bind(ResourceString(model + "-dev")) 49 Resource(ResourceAnchors.soc, "compat").bind(ResourceString(model + "-soc")) 50 Resource(ResourceAnchors.root, "width").bind(width) 51 Resource(ResourceAnchors.soc, "width").bind(width) 52 Resource(ResourceAnchors.cpus, "width").bind(ResourceInt(1)) 53 def bindManagers(xbar: TLNexusNode) = { 54 ManagerUnification(xbar.edges.in.head.manager.managers).foreach{ manager => 55 manager.resources.foreach(r => r.bind(manager.toResource)) 56 } 57 } 58 bindManagers(misc.l3_xbar.asInstanceOf[TLNexusNode]) 59 bindManagers(misc.peripheralXbar.asInstanceOf[TLNexusNode]) 60 } 61 62 println(s"FPGASoC cores: $NumCores banks: $L3NBanks block size: $L3BlockSize bus size: $L3OuterBusWidth") 63 64 val core_with_l2 = tiles.map(coreParams => 65 LazyModule(new XSTile()(p.alterPartial({ 66 case XSCoreParamsKey => coreParams 67 }))) 68 ) 69 70 val l3cacheOpt = soc.L3CacheParamsOpt.map(l3param => 71 LazyModule(new HuanCun()(new Config((_, _, _) => { 72 case HCCacheParamsKey => l3param.copy(hartIds = tiles.map(_.HartId)) 73 }))) 74 ) 75 76 // recieve all prefetch req from cores 77 val memblock_pf_recv_nodes: Seq[Option[BundleBridgeSink[PrefetchRecv]]] = core_with_l2.map(_.core_l3_pf_port).map{ 78 x => x.map(_ => BundleBridgeSink(Some(() => new PrefetchRecv))) 79 } 80 81 val l3_pf_sender_opt = soc.L3CacheParamsOpt.getOrElse(HCCacheParameters()).prefetch match { 82 case Some(pf) => Some(BundleBridgeSource(() => new PrefetchRecv)) 83 case None => None 84 } 85 86 for (i <- 0 until NumCores) { 87 core_with_l2(i).clint_int_sink := misc.clint.intnode 88 core_with_l2(i).plic_int_sink :*= misc.plic.intnode 89 core_with_l2(i).debug_int_sink := misc.debugModule.debug.dmOuter.dmOuter.intnode 90 misc.plic.intnode := IntBuffer() := core_with_l2(i).beu_int_source 91 misc.peripheral_ports(i) := core_with_l2(i).uncache 92 misc.core_to_l3_ports(i) :=* core_with_l2(i).memory_port 93 memblock_pf_recv_nodes(i).map(recv => { 94 println(s"Connecting Core_${i}'s L1 pf source to L3!") 95 recv := core_with_l2(i).core_l3_pf_port.get 96 }) 97 } 98 99 l3cacheOpt.map(_.ctlnode.map(_ := misc.peripheralXbar)) 100 l3cacheOpt.map(_.intnode.map(int => { 101 misc.plic.intnode := IntBuffer() := int 102 })) 103 104 val core_rst_nodes = if(l3cacheOpt.nonEmpty && l3cacheOpt.get.rst_nodes.nonEmpty){ 105 l3cacheOpt.get.rst_nodes.get 106 } else { 107 core_with_l2.map(_ => BundleBridgeSource(() => Reset())) 108 } 109 110 core_rst_nodes.zip(core_with_l2.map(_.core_reset_sink)).foreach({ 111 case (source, sink) => sink := source 112 }) 113 114 l3cacheOpt match { 115 case Some(l3) => 116 misc.l3_out :*= l3.node :*= misc.l3_banked_xbar 117 l3.pf_recv_node.map(recv => { 118 println("Connecting L1 prefetcher to L3!") 119 recv := l3_pf_sender_opt.get 120 }) 121 case None => 122 } 123 124 class XSTopImp(wrapper: LazyModule) extends LazyRawModuleImp(wrapper) { 125 FileRegisters.add("dts", dts) 126 FileRegisters.add("graphml", graphML) 127 FileRegisters.add("json", json) 128 FileRegisters.add("plusArgs", freechips.rocketchip.util.PlusArgArtefacts.serialize_cHeader()) 129 130 val dma = IO(Flipped(misc.dma.cloneType)) 131 val peripheral = IO(misc.peripheral.cloneType) 132 val memory = IO(misc.memory.cloneType) 133 134 misc.dma <> dma 135 peripheral <> misc.peripheral 136 memory <> misc.memory 137 138 val io = IO(new Bundle { 139 val clock = Input(Bool()) 140 val reset = Input(AsyncReset()) 141 val sram_config = Input(UInt(16.W)) 142 val extIntrs = Input(UInt(NrExtIntr.W)) 143 val pll0_lock = Input(Bool()) 144 val pll0_ctrl = Output(Vec(6, UInt(32.W))) 145 val systemjtag = new Bundle { 146 val jtag = Flipped(new JTAGIO(hasTRSTn = false)) 147 val reset = Input(AsyncReset()) // No reset allowed on top 148 val mfr_id = Input(UInt(11.W)) 149 val part_number = Input(UInt(16.W)) 150 val version = Input(UInt(4.W)) 151 } 152 val debug_reset = Output(Bool()) 153 val rtc_clock = Input(Bool()) 154 val cacheable_check = new TLPMAIO() 155 val riscv_halt = Output(Vec(NumCores, Bool())) 156 val riscv_rst_vec = Input(Vec(NumCores, UInt(38.W))) 157 }) 158 159 val reset_sync = withClockAndReset(io.clock.asClock, io.reset) { ResetGen() } 160 val jtag_reset_sync = withClockAndReset(io.systemjtag.jtag.TCK, io.systemjtag.reset) { ResetGen() } 161 162 // override LazyRawModuleImp's clock and reset 163 childClock := io.clock.asClock 164 childReset := reset_sync 165 166 // output 167 io.debug_reset := misc.module.debug_module_io.debugIO.ndreset 168 169 // input 170 dontTouch(dma) 171 dontTouch(io) 172 dontTouch(peripheral) 173 dontTouch(memory) 174 misc.module.ext_intrs := io.extIntrs 175 misc.module.rtc_clock := io.rtc_clock 176 misc.module.pll0_lock := io.pll0_lock 177 misc.module.cacheable_check <> io.cacheable_check 178 179 io.pll0_ctrl <> misc.module.pll0_ctrl 180 181 for ((core, i) <- core_with_l2.zipWithIndex) { 182 core.module.io.hartId := i.U 183 io.riscv_halt(i) := core.module.io.cpu_halt 184 core.module.io.reset_vector := io.riscv_rst_vec(i) 185 } 186 187 if(l3cacheOpt.isEmpty || l3cacheOpt.get.rst_nodes.isEmpty){ 188 // tie off core soft reset 189 for(node <- core_rst_nodes){ 190 node.out.head._1 := false.B.asAsyncReset 191 } 192 } 193 194 l3cacheOpt match { 195 case Some(l3) => 196 l3.pf_recv_node match { 197 case Some(recv) => 198 l3_pf_sender_opt.get.out.head._1.addr_valid := VecInit(memblock_pf_recv_nodes.map(_.get.in.head._1.addr_valid)).asUInt.orR 199 for (i <- 0 until NumCores) { 200 when(memblock_pf_recv_nodes(i).get.in.head._1.addr_valid) { 201 l3_pf_sender_opt.get.out.head._1.addr := memblock_pf_recv_nodes(i).get.in.head._1.addr 202 l3_pf_sender_opt.get.out.head._1.l2_pf_en := memblock_pf_recv_nodes(i).get.in.head._1.l2_pf_en 203 } 204 } 205 case None => 206 } 207 l3.module.io.debugTopDown.robHeadPaddr := core_with_l2.map(_.module.io.debugTopDown.robHeadPaddr) 208 core_with_l2.zip(l3.module.io.debugTopDown.addrMatch).foreach { case (tile, l3Match) => tile.module.io.debugTopDown.l3MissMatch := l3Match } 209 case None => core_with_l2.foreach(_.module.io.debugTopDown.l3MissMatch := false.B) 210 } 211 212 misc.module.debug_module_io.resetCtrl.hartIsInReset := core_with_l2.map(_.module.reset.asBool) 213 misc.module.debug_module_io.clock := io.clock 214 misc.module.debug_module_io.reset := reset_sync 215 216 misc.module.debug_module_io.debugIO.reset := misc.module.reset 217 misc.module.debug_module_io.debugIO.clock := io.clock.asClock 218 // TODO: delay 3 cycles? 219 misc.module.debug_module_io.debugIO.dmactiveAck := misc.module.debug_module_io.debugIO.dmactive 220 // jtag connector 221 misc.module.debug_module_io.debugIO.systemjtag.foreach { x => 222 x.jtag <> io.systemjtag.jtag 223 x.reset := jtag_reset_sync 224 x.mfr_id := io.systemjtag.mfr_id 225 x.part_number := io.systemjtag.part_number 226 x.version := io.systemjtag.version 227 } 228 229 withClockAndReset(io.clock.asClock, reset_sync) { 230 // Modules are reset one by one 231 // reset ----> SYNC --> {SoCMisc, L3 Cache, Cores} 232 val resetChain = Seq(Seq(misc.module) ++ l3cacheOpt.map(_.module) ++ core_with_l2.map(_.module)) 233 ResetGen(resetChain, reset_sync, !debugOpts.FPGAPlatform) 234 } 235 236 } 237 238 lazy val module = new XSTopImp(this) 239} 240 241object TopMain extends App { 242 override def main(args: Array[String]): Unit = { 243 val (config, firrtlOpts, firrtlComplier, firtoolOpts) = ArgParser.parse(args) 244 245 // tools: init to close dpi-c when in fpga 246 val envInFPGA = config(DebugOptionsKey).FPGAPlatform 247 val enableChiselDB = config(DebugOptionsKey).EnableChiselDB 248 val enableConstantin = config(DebugOptionsKey).EnableConstantin 249 Constantin.init(enableConstantin && !envInFPGA) 250 ChiselDB.init(enableChiselDB && !envInFPGA) 251 252 val soc = DisableMonitors(p => LazyModule(new XSTop()(p)))(config) 253 Generator.execute(firrtlOpts, soc.module, firrtlComplier, firtoolOpts) 254 FileRegisters.write(fileDir = "./build", filePrefix = "XSTop.") 255 } 256} 257