xref: /XiangShan/src/main/scala/top/Configs.scala (revision 806cf3753102a1ffe4c64c6c094910d5925b3e08)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
1745c767e3SLinJiaweipackage top
1845c767e3SLinJiawei
1945c767e3SLinJiaweiimport chisel3._
2045c767e3SLinJiaweiimport chisel3.util._
2145c767e3SLinJiaweiimport xiangshan._
2245c767e3SLinJiaweiimport utils._
233c02ee8fSwakafaimport utility._
2445c767e3SLinJiaweiimport system._
2545c767e3SLinJiaweiimport chipsalliance.rocketchip.config._
2645c767e3SLinJiaweiimport freechips.rocketchip.tile.{BusErrorUnit, BusErrorUnitParams, XLen}
271d8f4dcbSJayimport xiangshan.frontend.icache.ICacheParameters
28d4aca96cSlqreimport freechips.rocketchip.devices.debug._
29d4aca96cSlqreimport freechips.rocketchip.tile.MaxHartIdBits
3045c767e3SLinJiaweiimport xiangshan.backend.dispatch.DispatchParameters
313a6496e9SYinan Xuimport xiangshan.backend.exu.ExuParameters
321f0e2dc7SJiawei Linimport xiangshan.cache.DCacheParameters
33a0301c0dSLemoverimport xiangshan.cache.mmu.{L2TLBParameters, TLBParameters}
34a1ea7f76SJiawei Linimport device.{EnableJtag, XSDebugModuleParams}
351f0e2dc7SJiawei Linimport huancun._
3615ee59e4Swakafaimport coupledL2._
3745c767e3SLinJiawei
381f0e2dc7SJiawei Linclass BaseConfig(n: Int) extends Config((site, here, up) => {
3945c767e3SLinJiawei  case XLen => 64
4045c767e3SLinJiawei  case DebugOptionsKey => DebugOptions()
4134ab1ae9SJiawei Lin  case SoCParamsKey => SoCParameters()
4298c71602SJiawei Lin  case PMParameKey => PMParameters()
4334ab1ae9SJiawei Lin  case XSTileKey => Seq.tabulate(n){ i => XSCoreParameters(HartId = i) }
44d4aca96cSlqre  case ExportDebug => DebugAttachParams(protocols = Set(JTAG))
45d4aca96cSlqre  case DebugModuleKey => Some(XSDebugModuleParams(site(XLen)))
46d4aca96cSlqre  case JtagDTMKey => JtagDTMKey
47d4aca96cSlqre  case MaxHartIdBits => 2
48f1c56d6cSLi Qianruo  case EnableJtag => true.B
4945c767e3SLinJiawei})
5045c767e3SLinJiawei
5105f23f57SWilliam Wang// Synthesizable minimal XiangShan
5205f23f57SWilliam Wang// * It is still an out-of-order, super-scalaer arch
5305f23f57SWilliam Wang// * L1 cache included
5405f23f57SWilliam Wang// * L2 cache NOT included
5505f23f57SWilliam Wang// * L3 cache included
5645c767e3SLinJiaweiclass MinimalConfig(n: Int = 1) extends Config(
571f0e2dc7SJiawei Lin  new BaseConfig(n).alter((site, here, up) => {
5834ab1ae9SJiawei Lin    case XSTileKey => up(XSTileKey).map(
5934ab1ae9SJiawei Lin      _.copy(
6005f23f57SWilliam Wang        DecodeWidth = 2,
6105f23f57SWilliam Wang        RenameWidth = 2,
62ccfddc82SHaojin Tang        CommitWidth = 2,
6305f23f57SWilliam Wang        FetchWidth = 4,
6445c767e3SLinJiawei        IssQueSize = 8,
653a6496e9SYinan Xu        NRPhyRegs = 64,
66e4f69d78Ssfencevma        VirtualLoadQueueSize = 16,
67e4f69d78Ssfencevma        LoadQueueRARSize = 16,
68e4f69d78Ssfencevma        LoadQueueRAWSize = 12,
69e4f69d78Ssfencevma        LoadQueueReplaySize = 8,
70e4f69d78Ssfencevma        LoadUncacheBufferSize = 8,
71e4f69d78Ssfencevma        LoadQueueNWriteBanks = 4, // NOTE: make sure that LoadQueue{RAR, RAW, Replay}Size is divided by LoadQueueNWriteBanks.
72e4f69d78Ssfencevma        RollbackGroupSize = 8,
733a6496e9SYinan Xu        StoreQueueSize = 12,
74e4f69d78Ssfencevma        StoreQueueNWriteBanks = 4, // NOTE: make sure that StoreQueueSize is divided by StoreQueueNWriteBanks
75e4f69d78Ssfencevma        StoreQueueForwardWithMask = true,
769aca92b9SYinan Xu        RobSize = 32,
773a6496e9SYinan Xu        FtqSize = 8,
7845c767e3SLinJiawei        IBufSize = 16,
7905f23f57SWilliam Wang        StoreBufferSize = 4,
8005f23f57SWilliam Wang        StoreBufferThreshold = 3,
8145c767e3SLinJiawei        dpParams = DispatchParameters(
823a6496e9SYinan Xu          IntDqSize = 12,
833a6496e9SYinan Xu          FpDqSize = 12,
843a6496e9SYinan Xu          LsDqSize = 12,
8545c767e3SLinJiawei          IntDqDeqWidth = 4,
8645c767e3SLinJiawei          FpDqDeqWidth = 4,
8745c767e3SLinJiawei          LsDqDeqWidth = 4
8845c767e3SLinJiawei        ),
893a6496e9SYinan Xu        exuParameters = ExuParameters(
903a6496e9SYinan Xu          JmpCnt = 1,
913a6496e9SYinan Xu          AluCnt = 2,
923a6496e9SYinan Xu          MulCnt = 0,
933a6496e9SYinan Xu          MduCnt = 1,
943a6496e9SYinan Xu          FmacCnt = 1,
953a6496e9SYinan Xu          FmiscCnt = 1,
963a6496e9SYinan Xu          FmiscDivSqrtCnt = 0,
973a6496e9SYinan Xu          LduCnt = 2,
983a6496e9SYinan Xu          StuCnt = 2
993a6496e9SYinan Xu        ),
10005f23f57SWilliam Wang        icacheParameters = ICacheParameters(
1013a6496e9SYinan Xu          nSets = 64, // 16KB ICache
10205f23f57SWilliam Wang          tagECC = Some("parity"),
10305f23f57SWilliam Wang          dataECC = Some("parity"),
10405f23f57SWilliam Wang          replacer = Some("setplru"),
1051d8f4dcbSJay          nMissEntries = 2,
10600240ba6SJay          nReleaseEntries = 1,
1077052722fSJay          nProbeEntries = 2,
108a108d429SJay          nPrefetchEntries = 2,
109b1ded4e8Sguohongyu          nPrefBufferEntries = 32,
110b1ded4e8Sguohongyu          hasPrefetch = true
11105f23f57SWilliam Wang        ),
1124f94c0c6SJiawei Lin        dcacheParametersOpt = Some(DCacheParameters(
1134f94c0c6SJiawei Lin          nSets = 64, // 32KB DCache
1143a6496e9SYinan Xu          nWays = 8,
11505f23f57SWilliam Wang          tagECC = Some("secded"),
11605f23f57SWilliam Wang          dataECC = Some("secded"),
11705f23f57SWilliam Wang          replacer = Some("setplru"),
11805f23f57SWilliam Wang          nMissEntries = 4,
11905f23f57SWilliam Wang          nProbeEntries = 4,
120ad3ba452Szhanglinjuan          nReleaseEntries = 8,
1210d32f713Shappy-lx          nMaxPrefetchEntry = 2,
1224f94c0c6SJiawei Lin        )),
12345c767e3SLinJiawei        EnableBPD = false, // disable TAGE
12445c767e3SLinJiawei        EnableLoop = false,
125a0301c0dSLemover        itlbParameters = TLBParameters(
126a0301c0dSLemover          name = "itlb",
127a0301c0dSLemover          fetchi = true,
128a0301c0dSLemover          useDmode = false,
129a0301c0dSLemover          normalReplacer = Some("plru"),
130a0301c0dSLemover          superReplacer = Some("plru"),
131a0301c0dSLemover          normalNWays = 4,
132a0301c0dSLemover          normalNSets = 1,
133f1fe8698SLemover          superNWays = 2
134a0301c0dSLemover        ),
135a0301c0dSLemover        ldtlbParameters = TLBParameters(
136a0301c0dSLemover          name = "ldtlb",
13703efd994Shappy-lx          normalNSets = 16, // when da or sa
138a0301c0dSLemover          normalNWays = 1, // when fa or sa
139a0301c0dSLemover          normalAssociative = "sa",
140a0301c0dSLemover          normalReplacer = Some("setplru"),
141a0301c0dSLemover          superNWays = 4,
142a0301c0dSLemover          normalAsVictim = true,
1435b7ef044SLemover          partialStaticPMP = true,
144f1fe8698SLemover          outsideRecvFlush = true,
14553b8f1a7SLemover          outReplace = false
146a0301c0dSLemover        ),
147a0301c0dSLemover        sttlbParameters = TLBParameters(
148a0301c0dSLemover          name = "sttlb",
14903efd994Shappy-lx          normalNSets = 16, // when da or sa
150a0301c0dSLemover          normalNWays = 1, // when fa or sa
151a0301c0dSLemover          normalAssociative = "sa",
152a0301c0dSLemover          normalReplacer = Some("setplru"),
153a0301c0dSLemover          normalAsVictim = true,
154a0301c0dSLemover          superNWays = 4,
1555b7ef044SLemover          partialStaticPMP = true,
156f1fe8698SLemover          outsideRecvFlush = true,
15753b8f1a7SLemover          outReplace = false
158a0301c0dSLemover        ),
15963632028SHaoyuan Feng        pftlbParameters = TLBParameters(
16063632028SHaoyuan Feng          name = "pftlb",
16163632028SHaoyuan Feng          normalNSets = 16, // when da or sa
16263632028SHaoyuan Feng          normalNWays = 1, // when fa or sa
16363632028SHaoyuan Feng          normalAssociative = "sa",
16463632028SHaoyuan Feng          normalReplacer = Some("setplru"),
16563632028SHaoyuan Feng          normalAsVictim = true,
16663632028SHaoyuan Feng          superNWays = 4,
16763632028SHaoyuan Feng          partialStaticPMP = true,
16863632028SHaoyuan Feng          outsideRecvFlush = true,
16963632028SHaoyuan Feng          outReplace = false
17063632028SHaoyuan Feng        ),
171a0301c0dSLemover        btlbParameters = TLBParameters(
172a0301c0dSLemover          name = "btlb",
173a0301c0dSLemover          normalNSets = 1,
174a0301c0dSLemover          normalNWays = 8,
175a0301c0dSLemover          superNWays = 2
176a0301c0dSLemover        ),
1775854c1edSLemover        l2tlbParameters = L2TLBParameters(
1785854c1edSLemover          l1Size = 4,
1795854c1edSLemover          l2nSets = 4,
1805854c1edSLemover          l2nWays = 4,
1815854c1edSLemover          l3nSets = 4,
1825854c1edSLemover          l3nWays = 8,
1835854c1edSLemover          spSize = 2,
1845854c1edSLemover        ),
18515ee59e4Swakafa        L2CacheParamsOpt = Some(L2Param(
18615ee59e4Swakafa          name = "L2",
18715ee59e4Swakafa          ways = 8,
18815ee59e4Swakafa          sets = 128,
18915ee59e4Swakafa          echoField = Seq(huancun.DirtyField()),
19015ee59e4Swakafa          prefetch = None
19115ee59e4Swakafa        )),
19215ee59e4Swakafa        L2NBanks = 2,
1934722e882SWilliam Wang        prefetcher = None // if L2 pf_recv_node does not exist, disable SMS prefetcher
19434ab1ae9SJiawei Lin      )
19534ab1ae9SJiawei Lin    )
19692a50c73Swakafa    case SoCParamsKey =>
19792a50c73Swakafa      val tiles = site(XSTileKey)
19892a50c73Swakafa      up(SoCParamsKey).copy(
1994f94c0c6SJiawei Lin        L3CacheParamsOpt = Some(up(SoCParamsKey).L3CacheParamsOpt.get.copy(
2005f79ba13Swakafa          sets = 1024,
20192a50c73Swakafa          inclusive = false,
20215ee59e4Swakafa          clientCaches = tiles.map{ core =>
20315ee59e4Swakafa            val clientDirBytes = tiles.map{ t =>
20415ee59e4Swakafa              t.L2NBanks * t.L2CacheParamsOpt.map(_.toCacheParams.capacity).getOrElse(0)
20515ee59e4Swakafa            }.sum
20615ee59e4Swakafa            val l2params = core.L2CacheParamsOpt.get.toCacheParams
20715ee59e4Swakafa            l2params.copy(sets = 2 * clientDirBytes / core.L2NBanks / l2params.ways / 64)
20892a50c73Swakafa          },
2090d32f713Shappy-lx          simulation = !site(DebugOptionsKey).FPGAPlatform,
2100d32f713Shappy-lx          prefetch = None
2114f94c0c6SJiawei Lin        )),
212a1ea7f76SJiawei Lin        L3NBanks = 1
21305f23f57SWilliam Wang      )
21405f23f57SWilliam Wang  })
21505f23f57SWilliam Wang)
21605f23f57SWilliam Wang
21705f23f57SWilliam Wang// Non-synthesizable MinimalConfig, for fast simulation only
21805f23f57SWilliam Wangclass MinimalSimConfig(n: Int = 1) extends Config(
21905f23f57SWilliam Wang  new MinimalConfig(n).alter((site, here, up) => {
22034ab1ae9SJiawei Lin    case XSTileKey => up(XSTileKey).map(_.copy(
2214f94c0c6SJiawei Lin      dcacheParametersOpt = None,
2224f94c0c6SJiawei Lin      softPTW = true
22334ab1ae9SJiawei Lin    ))
22434ab1ae9SJiawei Lin    case SoCParamsKey => up(SoCParamsKey).copy(
2254f94c0c6SJiawei Lin      L3CacheParamsOpt = None
22645c767e3SLinJiawei    )
22745c767e3SLinJiawei  })
22845c767e3SLinJiawei)
22988825c5cSYinan Xu
2301f0e2dc7SJiawei Linclass WithNKBL1D(n: Int, ways: Int = 8) extends Config((site, here, up) => {
23134ab1ae9SJiawei Lin  case XSTileKey =>
2321f0e2dc7SJiawei Lin    val sets = n * 1024 / ways / 64
23334ab1ae9SJiawei Lin    up(XSTileKey).map(_.copy(
2344f94c0c6SJiawei Lin      dcacheParametersOpt = Some(DCacheParameters(
2351f0e2dc7SJiawei Lin        nSets = sets,
2364f94c0c6SJiawei Lin        nWays = ways,
2374f94c0c6SJiawei Lin        tagECC = Some("secded"),
2384f94c0c6SJiawei Lin        dataECC = Some("secded"),
2394f94c0c6SJiawei Lin        replacer = Some("setplru"),
2404f94c0c6SJiawei Lin        nMissEntries = 16,
241300ded30SWilliam Wang        nProbeEntries = 8,
2420d32f713Shappy-lx        nReleaseEntries = 18,
2430d32f713Shappy-lx        nMaxPrefetchEntry = 6,
2444f94c0c6SJiawei Lin      ))
24534ab1ae9SJiawei Lin    ))
2464f94c0c6SJiawei Lin})
2471f0e2dc7SJiawei Lin
248d5be5d19SJiawei Linclass WithNKBL2
249d5be5d19SJiawei Lin(
250d5be5d19SJiawei Lin  n: Int,
251d5be5d19SJiawei Lin  ways: Int = 8,
252d5be5d19SJiawei Lin  inclusive: Boolean = true,
253d2b20d1aSTang Haojin  banks: Int = 1
254d5be5d19SJiawei Lin) extends Config((site, here, up) => {
25534ab1ae9SJiawei Lin  case XSTileKey =>
25634ab1ae9SJiawei Lin    val upParams = up(XSTileKey)
257d5be5d19SJiawei Lin    val l2sets = n * 1024 / banks / ways / 64
25834ab1ae9SJiawei Lin    upParams.map(p => p.copy(
25915ee59e4Swakafa      L2CacheParamsOpt = Some(L2Param(
260a1ea7f76SJiawei Lin        name = "L2",
261a1ea7f76SJiawei Lin        ways = ways,
262a1ea7f76SJiawei Lin        sets = l2sets,
26315ee59e4Swakafa        clientCaches = Seq(L1Param(
2641f0e2dc7SJiawei Lin          "dcache",
265459ad1b2SJiawei Lin          sets = 2 * p.dcacheParametersOpt.get.nSets / banks,
2664f94c0c6SJiawei Lin          ways = p.dcacheParametersOpt.get.nWays + 2,
267ffc9de54Swakafa          aliasBitsOpt = p.dcacheParametersOpt.get.aliasBitsOpt,
268ffc9de54Swakafa          vaddrBitsOpt = Some(p.VAddrBits - log2Up(p.dcacheParametersOpt.get.blockBytes))
2691f0e2dc7SJiawei Lin        )),
270d2b20d1aSTang Haojin        reqField = Seq(utility.ReqSourceField()),
27115ee59e4Swakafa        echoField = Seq(huancun.DirtyField()),
27215ee59e4Swakafa        prefetch = Some(coupledL2.prefetch.PrefetchReceiverParams())
27334ab1ae9SJiawei Lin      )),
27434ab1ae9SJiawei Lin      L2NBanks = banks
275d5be5d19SJiawei Lin    ))
276a1ea7f76SJiawei Lin})
277a1ea7f76SJiawei Lin
278a1ea7f76SJiawei Linclass WithNKBL3(n: Int, ways: Int = 8, inclusive: Boolean = true, banks: Int = 1) extends Config((site, here, up) => {
279a1ea7f76SJiawei Lin  case SoCParamsKey =>
280a1ea7f76SJiawei Lin    val sets = n * 1024 / banks / ways / 64
28134ab1ae9SJiawei Lin    val tiles = site(XSTileKey)
282459ad1b2SJiawei Lin    val clientDirBytes = tiles.map{ t =>
283459ad1b2SJiawei Lin      t.L2NBanks * t.L2CacheParamsOpt.map(_.toCacheParams.capacity).getOrElse(0)
284459ad1b2SJiawei Lin    }.sum
28534ab1ae9SJiawei Lin    up(SoCParamsKey).copy(
286a1ea7f76SJiawei Lin      L3NBanks = banks,
2874f94c0c6SJiawei Lin      L3CacheParamsOpt = Some(HCCacheParameters(
288a1ea7f76SJiawei Lin        name = "L3",
289a1ea7f76SJiawei Lin        level = 3,
290a1ea7f76SJiawei Lin        ways = ways,
291a1ea7f76SJiawei Lin        sets = sets,
292a1ea7f76SJiawei Lin        inclusive = inclusive,
29334ab1ae9SJiawei Lin        clientCaches = tiles.map{ core =>
2944f94c0c6SJiawei Lin          val l2params = core.L2CacheParamsOpt.get.toCacheParams
2950d78d750SChen Xi          l2params.copy(sets = 2 * clientDirBytes / core.L2NBanks / l2params.ways / 64, ways = l2params.ways + 2)
2961f0e2dc7SJiawei Lin        },
29734ab1ae9SJiawei Lin        enablePerf = true,
29834ab1ae9SJiawei Lin        ctrl = Some(CacheCtrl(
29934ab1ae9SJiawei Lin          address = 0x39000000,
30034ab1ae9SJiawei Lin          numCores = tiles.size
30159239bc9SJiawei Lin        )),
302d2b20d1aSTang Haojin        reqField = Seq(utility.ReqSourceField()),
303459ad1b2SJiawei Lin        sramClkDivBy2 = true,
3040fbed464SJiawei Lin        sramDepthDiv = 4,
305459ad1b2SJiawei Lin        tagECC = Some("secded"),
30625cb35b6SJiawei Lin        dataECC = Some("secded"),
3070d32f713Shappy-lx        simulation = !site(DebugOptionsKey).FPGAPlatform,
3080d32f713Shappy-lx        prefetch = Some(huancun.prefetch.L3PrefetchReceiverParams())
3094f94c0c6SJiawei Lin      ))
310a1ea7f76SJiawei Lin    )
311a1ea7f76SJiawei Lin})
312a1ea7f76SJiawei Lin
313a1ea7f76SJiawei Linclass WithL3DebugConfig extends Config(
314a1ea7f76SJiawei Lin  new WithNKBL3(256, inclusive = false) ++ new WithNKBL2(64)
315a1ea7f76SJiawei Lin)
316a1ea7f76SJiawei Lin
317a1ea7f76SJiawei Linclass MinimalL3DebugConfig(n: Int = 1) extends Config(
318a1ea7f76SJiawei Lin  new WithL3DebugConfig ++ new MinimalConfig(n)
319a1ea7f76SJiawei Lin)
320a1ea7f76SJiawei Lin
321a1ea7f76SJiawei Linclass DefaultL3DebugConfig(n: Int = 1) extends Config(
3221f0e2dc7SJiawei Lin  new WithL3DebugConfig ++ new BaseConfig(n)
323a1ea7f76SJiawei Lin)
324a1ea7f76SJiawei Lin
325*806cf375SYinan Xuclass WithFuzzer extends Config((site, here, up) => {
326*806cf375SYinan Xu  case DebugOptionsKey => up(DebugOptionsKey).copy(
327*806cf375SYinan Xu    EnablePerfDebug = false,
328*806cf375SYinan Xu  )
329*806cf375SYinan Xu  case SoCParamsKey => up(SoCParamsKey).copy(
330*806cf375SYinan Xu    L3CacheParamsOpt = Some(up(SoCParamsKey).L3CacheParamsOpt.get.copy(
331*806cf375SYinan Xu      enablePerf = false,
332*806cf375SYinan Xu    )),
333*806cf375SYinan Xu  )
334*806cf375SYinan Xu  case XSTileKey => up(XSTileKey).zipWithIndex.map{ case (p, i) =>
335*806cf375SYinan Xu    p.copy(
336*806cf375SYinan Xu      L2CacheParamsOpt = Some(up(XSTileKey)(i).L2CacheParamsOpt.get.copy(
337*806cf375SYinan Xu        enablePerf = false,
338*806cf375SYinan Xu      )),
339*806cf375SYinan Xu    )
340*806cf375SYinan Xu  }
341*806cf375SYinan Xu})
342*806cf375SYinan Xu
3431f0e2dc7SJiawei Linclass MinimalAliasDebugConfig(n: Int = 1) extends Config(
3441f0e2dc7SJiawei Lin  new WithNKBL3(512, inclusive = false) ++
345d2b20d1aSTang Haojin    new WithNKBL2(256, inclusive = false) ++
3461f0e2dc7SJiawei Lin    new WithNKBL1D(128) ++
3471f0e2dc7SJiawei Lin    new MinimalConfig(n)
3481f0e2dc7SJiawei Lin)
3491f0e2dc7SJiawei Lin
350496c0adfSJiawei Linclass MediumConfig(n: Int = 1) extends Config(
3511f0e2dc7SJiawei Lin  new WithNKBL3(4096, inclusive = false, banks = 4)
352d2b20d1aSTang Haojin    ++ new WithNKBL2(512, inclusive = false)
3531f0e2dc7SJiawei Lin    ++ new WithNKBL1D(128)
3541f0e2dc7SJiawei Lin    ++ new BaseConfig(n)
355a1ea7f76SJiawei Lin)
356d5be5d19SJiawei Lin
357*806cf375SYinan Xuclass FuzzConfig(dummy: Int = 0) extends Config(
358*806cf375SYinan Xu  new WithFuzzer
359*806cf375SYinan Xu    ++ new DefaultConfig(1)
360*806cf375SYinan Xu)
361*806cf375SYinan Xu
362496c0adfSJiawei Linclass DefaultConfig(n: Int = 1) extends Config(
3630fbed464SJiawei Lin  new WithNKBL3(6 * 1024, inclusive = false, banks = 4, ways = 6)
364d2b20d1aSTang Haojin    ++ new WithNKBL2(2 * 512, inclusive = false, banks = 4)
365d5be5d19SJiawei Lin    ++ new WithNKBL1D(128)
366d5be5d19SJiawei Lin    ++ new BaseConfig(n)
367d5be5d19SJiawei Lin)
368