1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 1745c767e3SLinJiaweipackage top 1845c767e3SLinJiawei 1945c767e3SLinJiaweiimport chisel3._ 2045c767e3SLinJiaweiimport chisel3.util._ 2145c767e3SLinJiaweiimport xiangshan._ 2245c767e3SLinJiaweiimport utils._ 233c02ee8fSwakafaimport utility._ 2445c767e3SLinJiaweiimport system._ 258891a219SYinan Xuimport org.chipsalliance.cde.config._ 2645c767e3SLinJiaweiimport freechips.rocketchip.tile.{BusErrorUnit, BusErrorUnitParams, XLen} 271d8f4dcbSJayimport xiangshan.frontend.icache.ICacheParameters 28d4aca96cSlqreimport freechips.rocketchip.devices.debug._ 293b739f49SXuan Huimport freechips.rocketchip.tile.{MaxHartIdBits, XLen} 303b739f49SXuan Huimport system._ 313b739f49SXuan Huimport utility._ 323b739f49SXuan Huimport utils._ 333b739f49SXuan Huimport huancun._ 345c060727Ssumailyycimport openLLC.{OpenLLCParam} 3572dab974Scz4eimport freechips.rocketchip.diplomacy._ 363b739f49SXuan Huimport xiangshan._ 3745c767e3SLinJiaweiimport xiangshan.backend.dispatch.DispatchParameters 38730cfbc0SXuan Huimport xiangshan.backend.regfile.{IntPregParams, VfPregParams} 391f0e2dc7SJiawei Linimport xiangshan.cache.DCacheParameters 40a0301c0dSLemoverimport xiangshan.cache.mmu.{L2TLBParameters, TLBParameters} 41a1ea7f76SJiawei Linimport device.{EnableJtag, XSDebugModuleParams} 421f0e2dc7SJiawei Linimport huancun._ 4315ee59e4Swakafaimport coupledL2._ 441fb367eaSChen Xiimport coupledL2.prefetch._ 453b739f49SXuan Huimport xiangshan.frontend.icache.ICacheParameters 4645c767e3SLinJiawei 471f0e2dc7SJiawei Linclass BaseConfig(n: Int) extends Config((site, here, up) => { 4845c767e3SLinJiawei case XLen => 64 4945c767e3SLinJiawei case DebugOptionsKey => DebugOptions() 5034ab1ae9SJiawei Lin case SoCParamsKey => SoCParameters() 5198c71602SJiawei Lin case PMParameKey => PMParameters() 5234ab1ae9SJiawei Lin case XSTileKey => Seq.tabulate(n){ i => XSCoreParameters(HartId = i) } 53d4aca96cSlqre case ExportDebug => DebugAttachParams(protocols = Set(JTAG)) 54d4aca96cSlqre case DebugModuleKey => Some(XSDebugModuleParams(site(XLen))) 55d4aca96cSlqre case JtagDTMKey => JtagDTMKey 56b628978eSTang Haojin case MaxHartIdBits => log2Up(n) max 6 57f1c56d6cSLi Qianruo case EnableJtag => true.B 5845c767e3SLinJiawei}) 5945c767e3SLinJiawei 6005f23f57SWilliam Wang// Synthesizable minimal XiangShan 6105f23f57SWilliam Wang// * It is still an out-of-order, super-scalaer arch 6205f23f57SWilliam Wang// * L1 cache included 6305f23f57SWilliam Wang// * L2 cache NOT included 6405f23f57SWilliam Wang// * L3 cache included 6545c767e3SLinJiaweiclass MinimalConfig(n: Int = 1) extends Config( 661f0e2dc7SJiawei Lin new BaseConfig(n).alter((site, here, up) => { 6734ab1ae9SJiawei Lin case XSTileKey => up(XSTileKey).map( 68d2945707SHuijin Li p => p.copy( 69586d5e3dSxiaofeibao-xjtu DecodeWidth = 6, 70586d5e3dSxiaofeibao-xjtu RenameWidth = 6, 71780712aaSxiaofeibao-xjtu RobCommitWidth = 8, 7205f23f57SWilliam Wang FetchWidth = 4, 73531c40faSsinceforYy VirtualLoadQueueSize = 24, 7493cef32dSAnzooooo LoadQueueRARSize = 24, 75e4f69d78Ssfencevma LoadQueueRAWSize = 12, 76531c40faSsinceforYy LoadQueueReplaySize = 24, 77e4f69d78Ssfencevma LoadUncacheBufferSize = 8, 78e4f69d78Ssfencevma LoadQueueNWriteBanks = 4, // NOTE: make sure that LoadQueue{RAR, RAW, Replay}Size is divided by LoadQueueNWriteBanks. 79e4f69d78Ssfencevma RollbackGroupSize = 8, 804b04d871Sweiding liu StoreQueueSize = 20, 81e4f69d78Ssfencevma StoreQueueNWriteBanks = 4, // NOTE: make sure that StoreQueueSize is divided by StoreQueueNWriteBanks 82e4f69d78Ssfencevma StoreQueueForwardWithMask = true, 83b2d6d8e7Sgood-circle // ============ VLSU ============ 84725dfdedSsinceforYy VlMergeBufferSize = 16, 85b2d6d8e7Sgood-circle VsMergeBufferSize = 8, 863b213d10Sgood-circle UopWritebackWidth = 2, 87b2d6d8e7Sgood-circle // ============================== 8846186129SZiyue Zhang RobSize = 48, 8920a5248fSzhanglinjuan RabSize = 96, 903a6496e9SYinan Xu FtqSize = 8, 91586d5e3dSxiaofeibao-xjtu IBufSize = 24, 92586d5e3dSxiaofeibao-xjtu IBufNBank = 6, 9305f23f57SWilliam Wang StoreBufferSize = 4, 9405f23f57SWilliam Wang StoreBufferThreshold = 3, 9545619a2fSweiding liu IssueQueueSize = 10, 9628607074Ssinsanction IssueQueueCompEntrySize = 4, 9745c767e3SLinJiawei dpParams = DispatchParameters( 983a6496e9SYinan Xu IntDqSize = 12, 993a6496e9SYinan Xu FpDqSize = 12, 1003a6496e9SYinan Xu LsDqSize = 12, 101ff3fcdf1Sxiaofeibao-xjtu IntDqDeqWidth = 8, 10260f0c5aeSxiaofeibao FpDqDeqWidth = 6, 10360f0c5aeSxiaofeibao VecDqDeqWidth = 6, 104ecfc6f16SXuan Hu LsDqDeqWidth = 6 10545c767e3SLinJiawei ), 1063b739f49SXuan Hu intPreg = IntPregParams( 10739c59369SXuan Hu numEntries = 64, 108e66fe2b1SZifei Zhang numRead = None, 109e66fe2b1SZifei Zhang numWrite = None, 1103b739f49SXuan Hu ), 1113b739f49SXuan Hu vfPreg = VfPregParams( 112e25c13faSXuan Hu numEntries = 160, 113f9145651Schengguanghui numRead = None, 114e66fe2b1SZifei Zhang numWrite = None, 1153a6496e9SYinan Xu ), 11605f23f57SWilliam Wang icacheParameters = ICacheParameters( 1173a6496e9SYinan Xu nSets = 64, // 16KB ICache 11805f23f57SWilliam Wang tagECC = Some("parity"), 11905f23f57SWilliam Wang dataECC = Some("parity"), 12005f23f57SWilliam Wang replacer = Some("setplru"), 1216c106319Sxu_zh cacheCtrlAddressOpt = Some(AddressSet(0x38022080, 0x7f)), 12205f23f57SWilliam Wang ), 1234f94c0c6SJiawei Lin dcacheParametersOpt = Some(DCacheParameters( 1244f94c0c6SJiawei Lin nSets = 64, // 32KB DCache 1253a6496e9SYinan Xu nWays = 8, 12605f23f57SWilliam Wang tagECC = Some("secded"), 12705f23f57SWilliam Wang dataECC = Some("secded"), 12805f23f57SWilliam Wang replacer = Some("setplru"), 12905f23f57SWilliam Wang nMissEntries = 4, 13005f23f57SWilliam Wang nProbeEntries = 4, 131ad3ba452Szhanglinjuan nReleaseEntries = 8, 1320d32f713Shappy-lx nMaxPrefetchEntry = 2, 133908b24d8Scz4e enableTagEcc = true, 134908b24d8Scz4e enableDataEcc = true, 13572dab974Scz4e cacheCtrlAddressOpt = Some(AddressSet(0x38022000, 0x7f)) 1364f94c0c6SJiawei Lin )), 137807e5180SEaston Man // ============ BPU =============== 13845c767e3SLinJiawei EnableLoop = false, 139807e5180SEaston Man EnableGHistDiff = false, 140807e5180SEaston Man FtbSize = 256, 141807e5180SEaston Man FtbWays = 2, 142807e5180SEaston Man RasSize = 8, 143807e5180SEaston Man RasSpecSize = 16, 144807e5180SEaston Man TageTableInfos = 145807e5180SEaston Man Seq((512, 4, 6), 146807e5180SEaston Man (512, 9, 6), 147807e5180SEaston Man (1024, 19, 6)), 148807e5180SEaston Man SCNRows = 128, 149807e5180SEaston Man SCNTables = 2, 150807e5180SEaston Man SCHistLens = Seq(0, 5), 151807e5180SEaston Man ITTageTableInfos = 152807e5180SEaston Man Seq((256, 4, 7), 153807e5180SEaston Man (256, 8, 7), 154807e5180SEaston Man (512, 16, 7)), 155807e5180SEaston Man // ================================ 156a0301c0dSLemover itlbParameters = TLBParameters( 157a0301c0dSLemover name = "itlb", 158a0301c0dSLemover fetchi = true, 159a0301c0dSLemover useDmode = false, 160f9ac118cSHaoyuan Feng NWays = 4, 161a0301c0dSLemover ), 162a0301c0dSLemover ldtlbParameters = TLBParameters( 163a0301c0dSLemover name = "ldtlb", 164f9ac118cSHaoyuan Feng NWays = 4, 1655b7ef044SLemover partialStaticPMP = true, 166f1fe8698SLemover outsideRecvFlush = true, 16726af847eSgood-circle outReplace = false, 16826af847eSgood-circle lgMaxSize = 4 169a0301c0dSLemover ), 170a0301c0dSLemover sttlbParameters = TLBParameters( 171a0301c0dSLemover name = "sttlb", 172f9ac118cSHaoyuan Feng NWays = 4, 1735b7ef044SLemover partialStaticPMP = true, 174f1fe8698SLemover outsideRecvFlush = true, 17526af847eSgood-circle outReplace = false, 17626af847eSgood-circle lgMaxSize = 4 177a0301c0dSLemover ), 1788f1fa9b1Ssfencevma hytlbParameters = TLBParameters( 1798f1fa9b1Ssfencevma name = "hytlb", 1808f1fa9b1Ssfencevma NWays = 4, 1818f1fa9b1Ssfencevma partialStaticPMP = true, 1828f1fa9b1Ssfencevma outsideRecvFlush = true, 18326af847eSgood-circle outReplace = false, 18426af847eSgood-circle lgMaxSize = 4 1858f1fa9b1Ssfencevma ), 18663632028SHaoyuan Feng pftlbParameters = TLBParameters( 18763632028SHaoyuan Feng name = "pftlb", 188f9ac118cSHaoyuan Feng NWays = 4, 18963632028SHaoyuan Feng partialStaticPMP = true, 19063632028SHaoyuan Feng outsideRecvFlush = true, 19126af847eSgood-circle outReplace = false, 19226af847eSgood-circle lgMaxSize = 4 19363632028SHaoyuan Feng ), 194a0301c0dSLemover btlbParameters = TLBParameters( 195a0301c0dSLemover name = "btlb", 196f9ac118cSHaoyuan Feng NWays = 4, 197a0301c0dSLemover ), 1985854c1edSLemover l2tlbParameters = L2TLBParameters( 1993ea4388cSHaoyuan Feng l3Size = 4, 2003ea4388cSHaoyuan Feng l2Size = 4, 2013ea4388cSHaoyuan Feng l1nSets = 4, 2023ea4388cSHaoyuan Feng l1nWays = 4, 203abc4432bSHaoyuan Feng l1ReservedBits = 1, 2043ea4388cSHaoyuan Feng l0nSets = 4, 2053ea4388cSHaoyuan Feng l0nWays = 8, 206abc4432bSHaoyuan Feng l0ReservedBits = 0, 2073ea4388cSHaoyuan Feng spSize = 4, 2085854c1edSLemover ), 20915ee59e4Swakafa L2CacheParamsOpt = Some(L2Param( 21015ee59e4Swakafa name = "L2", 21115ee59e4Swakafa ways = 8, 21215ee59e4Swakafa sets = 128, 21315ee59e4Swakafa echoField = Seq(huancun.DirtyField()), 2141fb367eaSChen Xi prefetch = Nil, 215d2945707SHuijin Li clientCaches = Seq(L1Param( 216d2945707SHuijin Li "dcache", 217d2945707SHuijin Li isKeywordBitsOpt = p.dcacheParametersOpt.get.isKeywordBitsOpt 21815ee59e4Swakafa )), 2194b40434cSzhanglinjuan )), 22015ee59e4Swakafa L2NBanks = 2, 2214722e882SWilliam Wang prefetcher = None // if L2 pf_recv_node does not exist, disable SMS prefetcher 22234ab1ae9SJiawei Lin ) 22334ab1ae9SJiawei Lin ) 22492a50c73Swakafa case SoCParamsKey => 22592a50c73Swakafa val tiles = site(XSTileKey) 22692a50c73Swakafa up(SoCParamsKey).copy( 2274f94c0c6SJiawei Lin L3CacheParamsOpt = Some(up(SoCParamsKey).L3CacheParamsOpt.get.copy( 2285f79ba13Swakafa sets = 1024, 22992a50c73Swakafa inclusive = false, 23015ee59e4Swakafa clientCaches = tiles.map{ core => 23115ee59e4Swakafa val clientDirBytes = tiles.map{ t => 23215ee59e4Swakafa t.L2NBanks * t.L2CacheParamsOpt.map(_.toCacheParams.capacity).getOrElse(0) 23315ee59e4Swakafa }.sum 23415ee59e4Swakafa val l2params = core.L2CacheParamsOpt.get.toCacheParams 23515ee59e4Swakafa l2params.copy(sets = 2 * clientDirBytes / core.L2NBanks / l2params.ways / 64) 23692a50c73Swakafa }, 2370d32f713Shappy-lx simulation = !site(DebugOptionsKey).FPGAPlatform, 2380d32f713Shappy-lx prefetch = None 2394f94c0c6SJiawei Lin )), 240a1ea7f76SJiawei Lin L3NBanks = 1 24105f23f57SWilliam Wang ) 24205f23f57SWilliam Wang }) 24305f23f57SWilliam Wang) 24405f23f57SWilliam Wang 24505f23f57SWilliam Wang// Non-synthesizable MinimalConfig, for fast simulation only 24605f23f57SWilliam Wangclass MinimalSimConfig(n: Int = 1) extends Config( 24705f23f57SWilliam Wang new MinimalConfig(n).alter((site, here, up) => { 24834ab1ae9SJiawei Lin case XSTileKey => up(XSTileKey).map(_.copy( 2494f94c0c6SJiawei Lin dcacheParametersOpt = None, 2504f94c0c6SJiawei Lin softPTW = true 25134ab1ae9SJiawei Lin )) 25234ab1ae9SJiawei Lin case SoCParamsKey => up(SoCParamsKey).copy( 2534f94c0c6SJiawei Lin L3CacheParamsOpt = None 25445c767e3SLinJiawei ) 25545c767e3SLinJiawei }) 25645c767e3SLinJiawei) 25788825c5cSYinan Xu 2581f0e2dc7SJiawei Linclass WithNKBL1D(n: Int, ways: Int = 8) extends Config((site, here, up) => { 25934ab1ae9SJiawei Lin case XSTileKey => 2601f0e2dc7SJiawei Lin val sets = n * 1024 / ways / 64 26134ab1ae9SJiawei Lin up(XSTileKey).map(_.copy( 2624f94c0c6SJiawei Lin dcacheParametersOpt = Some(DCacheParameters( 2631f0e2dc7SJiawei Lin nSets = sets, 2644f94c0c6SJiawei Lin nWays = ways, 2654f94c0c6SJiawei Lin tagECC = Some("secded"), 2664f94c0c6SJiawei Lin dataECC = Some("secded"), 2674f94c0c6SJiawei Lin replacer = Some("setplru"), 2684f94c0c6SJiawei Lin nMissEntries = 16, 269300ded30SWilliam Wang nProbeEntries = 8, 2700d32f713Shappy-lx nReleaseEntries = 18, 2710d32f713Shappy-lx nMaxPrefetchEntry = 6, 272908b24d8Scz4e enableTagEcc = true, 27372dab974Scz4e enableDataEcc = true, 27472dab974Scz4e cacheCtrlAddressOpt = Some(AddressSet(0x38022000, 0x7f)) 2754f94c0c6SJiawei Lin )) 27634ab1ae9SJiawei Lin )) 2774f94c0c6SJiawei Lin}) 2781f0e2dc7SJiawei Lin 279d5be5d19SJiawei Linclass WithNKBL2 280d5be5d19SJiawei Lin( 281d5be5d19SJiawei Lin n: Int, 282d5be5d19SJiawei Lin ways: Int = 8, 283d5be5d19SJiawei Lin inclusive: Boolean = true, 2844b40434cSzhanglinjuan banks: Int = 1, 2854b40434cSzhanglinjuan tp: Boolean = true 286d5be5d19SJiawei Lin) extends Config((site, here, up) => { 28734ab1ae9SJiawei Lin case XSTileKey => 2889672f0b7Swakafa require(inclusive, "L2 must be inclusive") 28934ab1ae9SJiawei Lin val upParams = up(XSTileKey) 290d5be5d19SJiawei Lin val l2sets = n * 1024 / banks / ways / 64 29134ab1ae9SJiawei Lin upParams.map(p => p.copy( 29215ee59e4Swakafa L2CacheParamsOpt = Some(L2Param( 293a1ea7f76SJiawei Lin name = "L2", 294a1ea7f76SJiawei Lin ways = ways, 295a1ea7f76SJiawei Lin sets = l2sets, 29615ee59e4Swakafa clientCaches = Seq(L1Param( 2971f0e2dc7SJiawei Lin "dcache", 298459ad1b2SJiawei Lin sets = 2 * p.dcacheParametersOpt.get.nSets / banks, 2994f94c0c6SJiawei Lin ways = p.dcacheParametersOpt.get.nWays + 2, 300ffc9de54Swakafa aliasBitsOpt = p.dcacheParametersOpt.get.aliasBitsOpt, 3018a4dab4dSHaoyuan Feng vaddrBitsOpt = Some(p.GPAddrBitsSv48x4 - log2Up(p.dcacheParametersOpt.get.blockBytes)), 302d2945707SHuijin Li isKeywordBitsOpt = p.dcacheParametersOpt.get.isKeywordBitsOpt 3031f0e2dc7SJiawei Lin )), 304d2b20d1aSTang Haojin reqField = Seq(utility.ReqSourceField()), 30515ee59e4Swakafa echoField = Seq(huancun.DirtyField()), 3064aa305e9SMa-YX tagECC = Some("secded"), 3074aa305e9SMa-YX dataECC = Some("secded"), 3084aa305e9SMa-YX enableTagECC = true, 3094aa305e9SMa-YX enableDataECC = true, 3104aa305e9SMa-YX dataCheck = Some("oddparity"), 31178a8cd25Szhanglinjuan prefetch = Seq(BOPParameters()) ++ 31278a8cd25Szhanglinjuan (if (tp) Seq(TPParameters()) else Nil) ++ 31378a8cd25Szhanglinjuan (if (p.prefetcher.nonEmpty) Seq(PrefetchReceiverParams()) else Nil), 314363530d2SYinan Xu enablePerf = !site(DebugOptionsKey).FPGAPlatform && site(DebugOptionsKey).EnablePerfDebug, 315b280e436STang Haojin enableRollingDB = site(DebugOptionsKey).EnableRollingDB, 316b280e436STang Haojin enableMonitor = site(DebugOptionsKey).AlwaysBasicDB, 3174e12f40bSzhanglinjuan elaboratedTopDown = !site(DebugOptionsKey).FPGAPlatform 31834ab1ae9SJiawei Lin )), 31934ab1ae9SJiawei Lin L2NBanks = banks 320d5be5d19SJiawei Lin )) 321a1ea7f76SJiawei Lin}) 322a1ea7f76SJiawei Lin 323a1ea7f76SJiawei Linclass WithNKBL3(n: Int, ways: Int = 8, inclusive: Boolean = true, banks: Int = 1) extends Config((site, here, up) => { 324a1ea7f76SJiawei Lin case SoCParamsKey => 325a1ea7f76SJiawei Lin val sets = n * 1024 / banks / ways / 64 32634ab1ae9SJiawei Lin val tiles = site(XSTileKey) 327459ad1b2SJiawei Lin val clientDirBytes = tiles.map{ t => 328459ad1b2SJiawei Lin t.L2NBanks * t.L2CacheParamsOpt.map(_.toCacheParams.capacity).getOrElse(0) 329459ad1b2SJiawei Lin }.sum 33034ab1ae9SJiawei Lin up(SoCParamsKey).copy( 331a1ea7f76SJiawei Lin L3NBanks = banks, 3324f94c0c6SJiawei Lin L3CacheParamsOpt = Some(HCCacheParameters( 333a1ea7f76SJiawei Lin name = "L3", 334a1ea7f76SJiawei Lin level = 3, 335a1ea7f76SJiawei Lin ways = ways, 336a1ea7f76SJiawei Lin sets = sets, 337a1ea7f76SJiawei Lin inclusive = inclusive, 33834ab1ae9SJiawei Lin clientCaches = tiles.map{ core => 3394f94c0c6SJiawei Lin val l2params = core.L2CacheParamsOpt.get.toCacheParams 3400d78d750SChen Xi l2params.copy(sets = 2 * clientDirBytes / core.L2NBanks / l2params.ways / 64, ways = l2params.ways + 2) 3411f0e2dc7SJiawei Lin }, 342363530d2SYinan Xu enablePerf = !site(DebugOptionsKey).FPGAPlatform && site(DebugOptionsKey).EnablePerfDebug, 34334ab1ae9SJiawei Lin ctrl = Some(CacheCtrl( 34434ab1ae9SJiawei Lin address = 0x39000000, 34534ab1ae9SJiawei Lin numCores = tiles.size 34659239bc9SJiawei Lin )), 347d2b20d1aSTang Haojin reqField = Seq(utility.ReqSourceField()), 348459ad1b2SJiawei Lin sramClkDivBy2 = true, 3490fbed464SJiawei Lin sramDepthDiv = 4, 350459ad1b2SJiawei Lin tagECC = Some("secded"), 35125cb35b6SJiawei Lin dataECC = Some("secded"), 3520d32f713Shappy-lx simulation = !site(DebugOptionsKey).FPGAPlatform, 3539672f0b7Swakafa prefetch = Some(huancun.prefetch.L3PrefetchReceiverParams()), 3549672f0b7Swakafa tpmeta = Some(huancun.prefetch.DefaultTPmetaParameters()) 3555c060727Ssumailyyc )), 3565c060727Ssumailyyc OpenLLCParamsOpt = Some(OpenLLCParam( 3575c060727Ssumailyyc name = "LLC", 3585c060727Ssumailyyc ways = ways, 3595c060727Ssumailyyc sets = sets, 3605c060727Ssumailyyc banks = banks, 3615c060727Ssumailyyc fullAddressBits = 48, 3625c060727Ssumailyyc clientCaches = tiles.map { core => 3635c060727Ssumailyyc val l2params = core.L2CacheParamsOpt.get 3645c060727Ssumailyyc l2params.copy(sets = 2 * clientDirBytes / core.L2NBanks / l2params.ways / 64, ways = l2params.ways + 2) 365*186eb48dSsumailyyc }, 366*186eb48dSsumailyyc enablePerf = !site(DebugOptionsKey).FPGAPlatform && site(DebugOptionsKey).EnablePerfDebug, 367*186eb48dSsumailyyc elaboratedTopDown = !site(DebugOptionsKey).FPGAPlatform 3684f94c0c6SJiawei Lin )) 369a1ea7f76SJiawei Lin ) 370a1ea7f76SJiawei Lin}) 371a1ea7f76SJiawei Lin 372a1ea7f76SJiawei Linclass WithL3DebugConfig extends Config( 373a1ea7f76SJiawei Lin new WithNKBL3(256, inclusive = false) ++ new WithNKBL2(64) 374a1ea7f76SJiawei Lin) 375a1ea7f76SJiawei Lin 376a1ea7f76SJiawei Linclass MinimalL3DebugConfig(n: Int = 1) extends Config( 377a1ea7f76SJiawei Lin new WithL3DebugConfig ++ new MinimalConfig(n) 378a1ea7f76SJiawei Lin) 379a1ea7f76SJiawei Lin 380a1ea7f76SJiawei Linclass DefaultL3DebugConfig(n: Int = 1) extends Config( 3811f0e2dc7SJiawei Lin new WithL3DebugConfig ++ new BaseConfig(n) 382a1ea7f76SJiawei Lin) 383a1ea7f76SJiawei Lin 384806cf375SYinan Xuclass WithFuzzer extends Config((site, here, up) => { 385806cf375SYinan Xu case DebugOptionsKey => up(DebugOptionsKey).copy( 386806cf375SYinan Xu EnablePerfDebug = false, 387806cf375SYinan Xu ) 388806cf375SYinan Xu case SoCParamsKey => up(SoCParamsKey).copy( 389806cf375SYinan Xu L3CacheParamsOpt = Some(up(SoCParamsKey).L3CacheParamsOpt.get.copy( 390806cf375SYinan Xu enablePerf = false, 391806cf375SYinan Xu )), 392806cf375SYinan Xu ) 393806cf375SYinan Xu case XSTileKey => up(XSTileKey).zipWithIndex.map{ case (p, i) => 394806cf375SYinan Xu p.copy( 395806cf375SYinan Xu L2CacheParamsOpt = Some(up(XSTileKey)(i).L2CacheParamsOpt.get.copy( 396806cf375SYinan Xu enablePerf = false, 397806cf375SYinan Xu )), 398806cf375SYinan Xu ) 399806cf375SYinan Xu } 400806cf375SYinan Xu}) 401806cf375SYinan Xu 4021f0e2dc7SJiawei Linclass MinimalAliasDebugConfig(n: Int = 1) extends Config( 4031f0e2dc7SJiawei Lin new WithNKBL3(512, inclusive = false) ++ 4049672f0b7Swakafa new WithNKBL2(256, inclusive = true) ++ 4051f0e2dc7SJiawei Lin new WithNKBL1D(128) ++ 4061f0e2dc7SJiawei Lin new MinimalConfig(n) 4071f0e2dc7SJiawei Lin) 4081f0e2dc7SJiawei Lin 409496c0adfSJiawei Linclass MediumConfig(n: Int = 1) extends Config( 4101f0e2dc7SJiawei Lin new WithNKBL3(4096, inclusive = false, banks = 4) 4119672f0b7Swakafa ++ new WithNKBL2(512, inclusive = true) 4121f0e2dc7SJiawei Lin ++ new WithNKBL1D(128) 4131f0e2dc7SJiawei Lin ++ new BaseConfig(n) 414a1ea7f76SJiawei Lin) 415d5be5d19SJiawei Lin 416806cf375SYinan Xuclass FuzzConfig(dummy: Int = 0) extends Config( 417806cf375SYinan Xu new WithFuzzer 418806cf375SYinan Xu ++ new DefaultConfig(1) 419806cf375SYinan Xu) 420806cf375SYinan Xu 421496c0adfSJiawei Linclass DefaultConfig(n: Int = 1) extends Config( 4227735eaccSwakafa new WithNKBL3(16 * 1024, inclusive = false, banks = 4, ways = 16) 4239672f0b7Swakafa ++ new WithNKBL2(2 * 512, inclusive = true, banks = 4) 42468838bf8Scz4e ++ new WithNKBL1D(64, ways = 4) 425d5be5d19SJiawei Lin ++ new BaseConfig(n) 426d5be5d19SJiawei Lin) 4274b40434cSzhanglinjuan 4284b40434cSzhanglinjuanclass WithCHI extends Config((_, _, _) => { 4294b40434cSzhanglinjuan case EnableCHI => true 4304b40434cSzhanglinjuan}) 4314b40434cSzhanglinjuan 4324b40434cSzhanglinjuanclass KunminghuV2Config(n: Int = 1) extends Config( 4334b40434cSzhanglinjuan new WithCHI 4344b40434cSzhanglinjuan ++ new Config((site, here, up) => { 4354b40434cSzhanglinjuan case SoCParamsKey => up(SoCParamsKey).copy(L3CacheParamsOpt = None) // There will be no L3 4364b40434cSzhanglinjuan }) 4374b40434cSzhanglinjuan ++ new WithNKBL2(2 * 512, inclusive = true, banks = 4, tp = false) 43868838bf8Scz4e ++ new WithNKBL1D(64, ways = 4) 439182b7eceSzhanglinjuan ++ new DefaultConfig(n) 4404b40434cSzhanglinjuan) 441720dd621STang Haojin 4424e7f257cSzhanglinjuanclass KunminghuV2MinimalConfig(n: Int = 1) extends Config( 4434e7f257cSzhanglinjuan new WithCHI 4444e7f257cSzhanglinjuan ++ new Config((site, here, up) => { 4454e7f257cSzhanglinjuan case SoCParamsKey => up(SoCParamsKey).copy(L3CacheParamsOpt = None) // There will be no L3 4464e7f257cSzhanglinjuan }) 4474e7f257cSzhanglinjuan ++ new WithNKBL2(128, inclusive = true, banks = 1, tp = false) 4484e7f257cSzhanglinjuan ++ new WithNKBL1D(32, ways = 4) 4494e7f257cSzhanglinjuan ++ new MinimalConfig(n) 4504e7f257cSzhanglinjuan) 4514e7f257cSzhanglinjuan 452720dd621STang Haojinclass XSNoCTopConfig(n: Int = 1) extends Config( 453720dd621STang Haojin (new KunminghuV2Config(n)).alter((site, here, up) => { 454720dd621STang Haojin case SoCParamsKey => up(SoCParamsKey).copy(UseXSNoCTop = true) 455720dd621STang Haojin }) 456720dd621STang Haojin) 45729ada0eaSYuan-HT 4584e7f257cSzhanglinjuanclass XSNoCTopMinimalConfig(n: Int = 1) extends Config( 4594e7f257cSzhanglinjuan (new KunminghuV2MinimalConfig(n)).alter((site, here, up) => { 4604e7f257cSzhanglinjuan case SoCParamsKey => up(SoCParamsKey).copy(UseXSNoCTop = true) 4614e7f257cSzhanglinjuan }) 4624e7f257cSzhanglinjuan) 4634e7f257cSzhanglinjuan 46429ada0eaSYuan-HTclass FpgaDefaultConfig(n: Int = 1) extends Config( 46529ada0eaSYuan-HT (new WithNKBL3(3 * 1024, inclusive = false, banks = 1, ways = 6) 46629ada0eaSYuan-HT ++ new WithNKBL2(2 * 512, inclusive = true, banks = 4) 46768838bf8Scz4e ++ new WithNKBL1D(64, ways = 4) 46829ada0eaSYuan-HT ++ new BaseConfig(n)).alter((site, here, up) => { 46929ada0eaSYuan-HT case DebugOptionsKey => up(DebugOptionsKey).copy( 47029ada0eaSYuan-HT AlwaysBasicDiff = false, 47129ada0eaSYuan-HT AlwaysBasicDB = false 47229ada0eaSYuan-HT ) 47329ada0eaSYuan-HT case SoCParamsKey => up(SoCParamsKey).copy( 47429ada0eaSYuan-HT L3CacheParamsOpt = Some(up(SoCParamsKey).L3CacheParamsOpt.get.copy( 47529ada0eaSYuan-HT sramClkDivBy2 = false, 47629ada0eaSYuan-HT )), 47729ada0eaSYuan-HT ) 47829ada0eaSYuan-HT }) 47929ada0eaSYuan-HT) 480aecf601eSKamimiao 481aecf601eSKamimiaoclass FpgaDiffDefaultConfig(n: Int = 1) extends Config( 482aecf601eSKamimiao (new WithNKBL3(3 * 1024, inclusive = false, banks = 1, ways = 6) 483aecf601eSKamimiao ++ new WithNKBL2(2 * 512, inclusive = true, banks = 4) 484aecf601eSKamimiao ++ new WithNKBL1D(64, ways = 8) 485aecf601eSKamimiao ++ new BaseConfig(n)).alter((site, here, up) => { 486aecf601eSKamimiao case DebugOptionsKey => up(DebugOptionsKey).copy( 487aecf601eSKamimiao AlwaysBasicDiff = true, 488aecf601eSKamimiao AlwaysBasicDB = false 489aecf601eSKamimiao ) 490aecf601eSKamimiao case SoCParamsKey => up(SoCParamsKey).copy( 491aecf601eSKamimiao L3CacheParamsOpt = Some(up(SoCParamsKey).L3CacheParamsOpt.get.copy( 492aecf601eSKamimiao sramClkDivBy2 = false, 493aecf601eSKamimiao )), 494aecf601eSKamimiao ) 495aecf601eSKamimiao }) 496aecf601eSKamimiao) 497