xref: /XiangShan/src/main/scala/device/AXI4Timer.scala (revision 49272fa467f97c3293eb9ed685e99ecf79691182)
1package device
2
3import chisel3._
4import chipsalliance.rocketchip.config.Parameters
5import freechips.rocketchip.diplomacy.AddressSet
6import utils._
7
8class TimerIO extends Bundle {
9  val mtip = Output(Bool())
10}
11
12class AXI4Timer
13(
14  sim: Boolean = false,
15  address: Seq[AddressSet]
16)(implicit p: Parameters)
17  extends AXI4SlaveModule(address, executable = false, _extra = new TimerIO)
18{
19  override lazy val module = new AXI4SlaveModuleImp[TimerIO](this){
20    val mtime = RegInit(0.U(64.W))  // unit: us
21    val mtimecmp = RegInit(0.U(64.W))
22
23    val clk = (if (!sim) 40 /* 40MHz / 1000000 */ else 10000)
24    val freq = RegInit(clk.U(16.W))
25    val inc = RegInit(1000.U(16.W))
26
27    val cnt = RegInit(0.U(16.W))
28    val nextCnt = cnt + 1.U
29    cnt := Mux(nextCnt < freq, nextCnt, 0.U)
30    val tick = (nextCnt === freq)
31    when (tick) { mtime := mtime + inc }
32
33    val mapping = Map(
34      RegMap(0x4000, mtimecmp),
35      RegMap(0x8000, freq),
36      RegMap(0x8008, inc),
37      RegMap(0xbff8, mtime)
38    )
39    def getOffset(addr: UInt) = addr(15,0)
40
41    RegMap.generate(mapping, getOffset(raddr), in.r.bits.data,
42      getOffset(waddr), in.w.fire(), in.w.bits.data, MaskExpand(in.w.bits.strb))
43
44    io.extra.get.mtip := RegNext(mtime >= mtimecmp)
45  }
46}
47