1c6d43980SLemover#*************************************************************************************** 22993c5ecSHaojin Tang# Copyright (c) 2024 Beijing Institute of Open Source Chip (BOSC) 32993c5ecSHaojin Tang# Copyright (c) 2020-2024 Institute of Computing Technology, Chinese Academy of Sciences 4f320e0f0SYinan Xu# Copyright (c) 2020-2021 Peng Cheng Laboratory 5c6d43980SLemover# 6c6d43980SLemover# XiangShan is licensed under Mulan PSL v2. 7c6d43980SLemover# You can use this software according to the terms and conditions of the Mulan PSL v2. 8c6d43980SLemover# You may obtain a copy of Mulan PSL v2 at: 9c6d43980SLemover# http://license.coscl.org.cn/MulanPSL2 10c6d43980SLemover# 11c6d43980SLemover# THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 12c6d43980SLemover# EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 13c6d43980SLemover# MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 14c6d43980SLemover# 15c6d43980SLemover# See the Mulan PSL v2 for more details. 16c6d43980SLemover#*************************************************************************************** 17c6d43980SLemover 18c786d283SLingrui98BUILD_DIR = ./build 1945f43e6eSTang HaojinRTL_DIR = $(BUILD_DIR)/rtl 2051e45dbbSTang Haojin 2118179bb9STang HaojinTOP = $(XSTOP_PREFIX)XSTop 2251e45dbbSTang HaojinSIM_TOP = SimTop 2351e45dbbSTang Haojin 2451e45dbbSTang HaojinFPGATOP = top.TopMain 2551e45dbbSTang HaojinSIMTOP = top.SimTop 2651e45dbbSTang Haojin 2705b9cfb3SHaojin TangRTL_SUFFIX ?= sv 2805b9cfb3SHaojin TangTOP_V = $(RTL_DIR)/$(TOP).$(RTL_SUFFIX) 2905b9cfb3SHaojin TangSIM_TOP_V = $(RTL_DIR)/$(SIM_TOP).$(RTL_SUFFIX) 3051e45dbbSTang Haojin 3184e9d6ebSZihao YuSCALA_FILE = $(shell find ./src/main/scala -name '*.scala') 321a772c7eSZihao YuTEST_FILE = $(shell find ./src/test/scala -name '*.scala') 3351e45dbbSTang Haojin 34885733f1SZihao YuMEM_GEN = ./scripts/vlsi_mem_gen 35b665b650STang HaojinMEM_GEN_SEP = ./scripts/gen_sep_mem.sh 3684e9d6ebSZihao Yu 3705f23f57SWilliam WangCONFIG ?= DefaultConfig 3818432bcfSYinan XuNUM_CORES ?= 1 391fc8b877SzhanglinjuanISSUE ?= B 401fc8b877Szhanglinjuan 411fc8b877SzhanglinjuanSUPPORT_CHI_ISSUE = B E.b 421fc8b877Szhanglinjuanifeq ($(findstring $(ISSUE), $(SUPPORT_CHI_ISSUE)),) 431fc8b877Szhanglinjuan$(error "Unsupported CHI issue: $(ISSUE)") 441fc8b877Szhanglinjuanendif 45cc358710SLinJiawei 46720dd621STang Haojinifneq ($(shell echo "$(MAKECMDGOALS)" | grep ' '),) 47720dd621STang Haojin$(error At most one target can be specified) 48720dd621STang Haojinendif 491bf1fe03SHaojin Tang 501bf1fe03SHaojin Tangifeq ($(MAKECMDGOALS),) 511bf1fe03SHaojin TangGOALS = verilog 521bf1fe03SHaojin Tangelse 531bf1fe03SHaojin TangGOALS = $(MAKECMDGOALS) 541bf1fe03SHaojin Tangendif 551bf1fe03SHaojin Tang 56d3126fd3STang Haojin# common chisel args 5705b9cfb3SHaojin TangFPGA_MEM_ARGS = --firtool-opt "--repl-seq-mem --repl-seq-mem-file=$(TOP).$(RTL_SUFFIX).conf" 5805b9cfb3SHaojin TangSIM_MEM_ARGS = --firtool-opt "--repl-seq-mem --repl-seq-mem-file=$(SIM_TOP).$(RTL_SUFFIX).conf" 5905b9cfb3SHaojin TangMFC_ARGS = --dump-fir --target systemverilog --split-verilog \ 60afbe002eSxiaofeibao-xjtu --firtool-opt "-O=release --disable-annotation-unknown --lowering-options=explicitBitcast,disallowLocalVariables,disallowPortDeclSharing,locationInfoStyle=none" 61d3126fd3STang HaojinRELEASE_ARGS += $(MFC_ARGS) 62d3126fd3STang HaojinDEBUG_ARGS += $(MFC_ARGS) 6395e18f18SLuoshan CaiPLDM_ARGS += $(MFC_ARGS) 64cc358710SLinJiawei 65a5b77de4STang Haojinifneq ($(XSTOP_PREFIX),) 66a5b77de4STang HaojinRELEASE_ARGS += --xstop-prefix $(XSTOP_PREFIX) 67a5b77de4STang HaojinDEBUG_ARGS += --xstop-prefix $(XSTOP_PREFIX) 68a5b77de4STang HaojinPLDM_ARGS += --xstop-prefix $(XSTOP_PREFIX) 69a5b77de4STang Haojinendif 70a5b77de4STang Haojin 71720dd621STang Haojinifeq ($(IMSIC_USE_TL),1) 72720dd621STang HaojinRELEASE_ARGS += --imsic-use-tl 73720dd621STang HaojinDEBUG_ARGS += --imsic-use-tl 74720dd621STang HaojinPLDM_ARGS += --imsic-use-tl 75720dd621STang Haojinendif 76720dd621STang Haojin 77de74d363SYinan Xu# co-simulation with DRAMsim3 78de74d363SYinan Xuifeq ($(WITH_DRAMSIM3),1) 79de74d363SYinan Xuifndef DRAMSIM3_HOME 80de74d363SYinan Xu$(error DRAMSIM3_HOME is not set) 81de74d363SYinan Xuendif 82de74d363SYinan Xuoverride SIM_ARGS += --with-dramsim3 83de74d363SYinan Xuendif 84de74d363SYinan Xu 85b8890d17SZifei Zhang# run emu with chisel-db 86b8890d17SZifei Zhangifeq ($(WITH_CHISELDB),1) 87b8890d17SZifei Zhangoverride SIM_ARGS += --with-chiseldb 88b8890d17SZifei Zhangendif 89b8890d17SZifei Zhang 90839e5512SZifei Zhang# run emu with chisel-db 91839e5512SZifei Zhangifeq ($(WITH_ROLLINGDB),1) 92839e5512SZifei Zhangoverride SIM_ARGS += --with-rollingdb 93839e5512SZifei Zhangendif 94839e5512SZifei Zhang 959eee369fSKamimiao# enable ResetGen 969eee369fSKamimiaoifeq ($(WITH_RESETGEN),1) 979eee369fSKamimiaooverride SIM_ARGS += --reset-gen 989eee369fSKamimiaoendif 999eee369fSKamimiao 1009eee369fSKamimiao# run with disable all perf 1019eee369fSKamimiaoifeq ($(DISABLE_PERF),1) 1029eee369fSKamimiaooverride SIM_ARGS += --disable-perf 1039eee369fSKamimiaoendif 1049eee369fSKamimiao 10537b8fdeeSKamimiao# run with disable all db 10637b8fdeeSKamimiaoifeq ($(DISABLE_ALWAYSDB),1) 10737b8fdeeSKamimiaooverride SIM_ARGS += --disable-alwaysdb 10837b8fdeeSKamimiaoendif 10937b8fdeeSKamimiao 110047e34f9SMaxpicca-Li# dynamic switch CONSTANTIN 111c686adcdSYinan Xuifeq ($(WITH_CONSTANTIN),1) 112047e34f9SMaxpicca-Lioverride SIM_ARGS += --with-constantin 113047e34f9SMaxpicca-Liendif 114047e34f9SMaxpicca-Li 1151545277aSYinan Xu# emu for the release version 1169eee369fSKamimiaoRELEASE_ARGS += --fpga-platform --disable-all --remove-assert --reset-gen 11751e45dbbSTang HaojinDEBUG_ARGS += --enable-difftest 118321934c7SKunlin YouPLDM_ARGS += --fpga-platform --enable-difftest 1191bf1fe03SHaojin Tangifeq ($(GOALS),verilog) 1201bf1fe03SHaojin TangRELEASE_ARGS += --disable-always-basic-diff 1211bf1fe03SHaojin Tangendif 1221545277aSYinan Xuifeq ($(RELEASE),1) 1231545277aSYinan Xuoverride SIM_ARGS += $(RELEASE_ARGS) 12495e18f18SLuoshan Caielse ifeq ($(PLDM),1) 12595e18f18SLuoshan Caioverride SIM_ARGS += $(PLDM_ARGS) 126cbe9a847SYinan Xuelse 127cbe9a847SYinan Xuoverride SIM_ARGS += $(DEBUG_ARGS) 1281545277aSYinan Xuendif 1291545277aSYinan Xu 130672098b7SZihao YuTIMELOG = $(BUILD_DIR)/time.log 131d7a3496cSEaston ManTIME_CMD = time -avp -o $(TIMELOG) 132672098b7SZihao Yu 1331fcb3bc0SKunlin Youifeq ($(PLDM),1) 1341fcb3bc0SKunlin YouSED_IFNDEF = `ifndef SYNTHESIS // src/main/scala/device/RocketDebugWrapper.scala 1351fcb3bc0SKunlin YouSED_ENDIF = `endif // not def SYNTHESIS 1361fcb3bc0SKunlin Youendif 1371fcb3bc0SKunlin You 1380016469dSZihao Yu.DEFAULT_GOAL = verilog 1390016469dSZihao Yu 140d22ebddaSZihao Yuhelp: 141e3da8badSTang Haojin mill -i xiangshan.runMain $(FPGATOP) --help 142d22ebddaSZihao Yu 143*ce34d21eSJiuyue Maversion: 144*ce34d21eSJiuyue Ma mill -i xiangshan.runMain $(FPGATOP) --version 145*ce34d21eSJiuyue Ma 146*ce34d21eSJiuyue Majar: 147*ce34d21eSJiuyue Ma mill -i xiangshan.assembly 148*ce34d21eSJiuyue Ma 149*ce34d21eSJiuyue Matest-jar: 150*ce34d21eSJiuyue Ma mill -i xiangshan.test.assembly 151*ce34d21eSJiuyue Ma 15284e9d6ebSZihao Yu$(TOP_V): $(SCALA_FILE) 15384e9d6ebSZihao Yu mkdir -p $(@D) 154e3da8badSTang Haojin $(TIME_CMD) mill -i xiangshan.runMain $(FPGATOP) \ 1551fc8b877Szhanglinjuan --target-dir $(@D) --config $(CONFIG) --issue $(ISSUE) $(FPGA_MEM_ARGS) \ 15651e45dbbSTang Haojin --num-cores $(NUM_CORES) $(RELEASE_ARGS) 157720dd621STang Haojin $(MEM_GEN_SEP) "$(MEM_GEN)" "[email protected]" "$(@D)" 158dfc810aeSJiawei Lin @git log -n 1 >> .__head__ 159dfc810aeSJiawei Lin @git diff >> .__diff__ 160dfc810aeSJiawei Lin @sed -i 's/^/\/\// ' .__head__ 161dfc810aeSJiawei Lin @sed -i 's/^/\/\//' .__diff__ 162dfc810aeSJiawei Lin @cat .__head__ .__diff__ $@ > .__out__ 163dfc810aeSJiawei Lin @mv .__out__ $@ 164dfc810aeSJiawei Lin @rm .__head__ .__diff__ 165709152c8SWang Huizhe 1660016469dSZihao Yuverilog: $(TOP_V) 1670016469dSZihao Yu 1681a772c7eSZihao Yu$(SIM_TOP_V): $(SCALA_FILE) $(TEST_FILE) 16919dedbf6SZihao Yu mkdir -p $(@D) 170d7a3496cSEaston Man @echo -e "\n[mill] Generating Verilog files..." > $(TIMELOG) 171672098b7SZihao Yu @date -R | tee -a $(TIMELOG) 172e3da8badSTang Haojin $(TIME_CMD) mill -i xiangshan.test.runMain $(SIMTOP) \ 1731fc8b877Szhanglinjuan --target-dir $(@D) --config $(CONFIG) --issue $(ISSUE) $(SIM_MEM_ARGS) \ 174c7d010e5SXuan Hu --num-cores $(NUM_CORES) $(SIM_ARGS) --full-stacktrace 175720dd621STang Haojin $(MEM_GEN_SEP) "$(MEM_GEN)" "[email protected]" "$(@D)" 176dfc810aeSJiawei Lin @git log -n 1 >> .__head__ 177dfc810aeSJiawei Lin @git diff >> .__diff__ 178dfc810aeSJiawei Lin @sed -i 's/^/\/\// ' .__head__ 179dfc810aeSJiawei Lin @sed -i 's/^/\/\//' .__diff__ 180dfc810aeSJiawei Lin @cat .__head__ .__diff__ $@ > .__out__ 181dfc810aeSJiawei Lin @mv .__out__ $@ 182dfc810aeSJiawei Lin @rm .__head__ .__diff__ 18395e18f18SLuoshan Caiifeq ($(PLDM),1) 18405b9cfb3SHaojin Tang sed -i -e 's/$$fatal/$$finish/g' $(RTL_DIR)/*.$(RTL_SUFFIX) 18505b9cfb3SHaojin Tang sed -i -e '/sed/! { \|$(SED_IFNDEF)|, \|$(SED_ENDIF)| { \|$(SED_IFNDEF)|d; \|$(SED_ENDIF)|d; } }' $(RTL_DIR)/*.$(RTL_SUFFIX) 18695e18f18SLuoshan Caielse 18754cc3a06STang Haojinifeq ($(ENABLE_XPROP),1) 18805b9cfb3SHaojin Tang sed -i -e "s/\$$fatal/assert(1\'b0)/g" $(RTL_DIR)/*.$(RTL_SUFFIX) 18954cc3a06STang Haojinelse 190d4119b5eSHaojin Tang sed -i -e 's/$$fatal/xs_assert_v2(`__FILE__, `__LINE__)/g' $(RTL_DIR)/*.$(RTL_SUFFIX) 19195e18f18SLuoshan Caiendif 19254cc3a06STang Haojinendif 19305b9cfb3SHaojin Tang sed -i -e "s/\$$error(/\$$fwrite(32\'h80000002, /g" $(RTL_DIR)/*.$(RTL_SUFFIX) 19419dedbf6SZihao Yu 195e354ebdcSZihao Yusim-verilog: $(SIM_TOP_V) 196e354ebdcSZihao Yu 197a3e87608SWilliam Wangclean: 198a3e87608SWilliam Wang $(MAKE) -C ./difftest clean 19951e45dbbSTang Haojin rm -rf $(BUILD_DIR) 2000016469dSZihao Yu 2019e38a5d4Slinjiaweiinit: 2029e38a5d4Slinjiawei git submodule update --init 2038891a219SYinan Xu cd rocket-chip && git submodule update --init cde hardfloat 2049e38a5d4Slinjiawei 205917276a0SJiuyang liubump: 206917276a0SJiuyang liu git submodule foreach "git fetch origin&&git checkout master&&git reset --hard origin/master" 207917276a0SJiuyang liu 208917276a0SJiuyang liubsp: 20916cf0dd4SJiawei Lin mill -i mill.bsp.BSP/install 2102225d46eSJiawei Lin 2110af3f746SJiawei Linidea: 212e3da8badSTang Haojin mill -i mill.idea.GenIdea/idea 2130af3f746SJiawei Lin 214a3e87608SWilliam Wang# verilator simulation 2157d45a146SYinan Xuemu: sim-verilog 21605b9cfb3SHaojin Tang $(MAKE) -C ./difftest emu SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX) 217a3e87608SWilliam Wang 2187d45a146SYinan Xuemu-run: emu 21905b9cfb3SHaojin Tang $(MAKE) -C ./difftest emu-run SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX) 220a3e87608SWilliam Wang 221a3e87608SWilliam Wang# vcs simulation 222b280e436STang Haojinsimv: sim-verilog 22305b9cfb3SHaojin Tang $(MAKE) -C ./difftest simv SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX) 224a3e87608SWilliam Wang 22554cc3a06STang Haojinsimv-run: 22605b9cfb3SHaojin Tang $(MAKE) -C ./difftest simv-run SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX) 22754cc3a06STang Haojin 2281fcb3bc0SKunlin You# palladium simulation 2291fcb3bc0SKunlin Youpldm-build: sim-verilog 23005b9cfb3SHaojin Tang $(MAKE) -C ./difftest pldm-build SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX) 2311fcb3bc0SKunlin You 2321fcb3bc0SKunlin Youpldm-run: 23305b9cfb3SHaojin Tang $(MAKE) -C ./difftest pldm-run SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX) 2341fcb3bc0SKunlin You 2351fcb3bc0SKunlin Youpldm-debug: 23605b9cfb3SHaojin Tang $(MAKE) -C ./difftest pldm-debug SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX) 2371fcb3bc0SKunlin You 23851981c77SbugGeneratorinclude Makefile.test 23951981c77SbugGenerator 240720dd621STang Haojininclude src/main/scala/device/standalone/standalone_device.mk 241720dd621STang Haojin 242e354ebdcSZihao Yu.PHONY: verilog sim-verilog emu clean help init bump bsp $(REF_SO) 243