1c6d43980SLemover#*************************************************************************************** 2c6d43980SLemover# Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu# Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover# 5c6d43980SLemover# XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover# You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover# You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover# http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover# 10c6d43980SLemover# THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover# EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover# MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover# 14c6d43980SLemover# See the Mulan PSL v2 for more details. 15c6d43980SLemover#*************************************************************************************** 16c6d43980SLemover 178b037849SYinan XuTOP = XSTop 188b037849SYinan XuFPGATOP = top.TopMain 19c786d283SLingrui98BUILD_DIR = ./build 2084e9d6ebSZihao YuTOP_V = $(BUILD_DIR)/$(TOP).v 2184e9d6ebSZihao YuSCALA_FILE = $(shell find ./src/main/scala -name '*.scala') 221a772c7eSZihao YuTEST_FILE = $(shell find ./src/test/scala -name '*.scala') 23885733f1SZihao YuMEM_GEN = ./scripts/vlsi_mem_gen 2484e9d6ebSZihao Yu 252225d46eSJiawei LinSIMTOP = top.SimTop 26e8ab4e39SZihao YuIMAGE ?= temp 2705f23f57SWilliam WangCONFIG ?= DefaultConfig 2818432bcfSYinan XuNUM_CORES ?= 1 2907379a26SZihao Yu 30de74d363SYinan Xu# co-simulation with DRAMsim3 31de74d363SYinan Xuifeq ($(WITH_DRAMSIM3),1) 32de74d363SYinan Xuifndef DRAMSIM3_HOME 33de74d363SYinan Xu$(error DRAMSIM3_HOME is not set) 34de74d363SYinan Xuendif 35de74d363SYinan Xuoverride SIM_ARGS += --with-dramsim3 36de74d363SYinan Xuendif 37de74d363SYinan Xu 381545277aSYinan Xu# emu for the release version 391545277aSYinan XuRELEASE_ARGS = --disable-all --remove-assert --fpga-platform 401545277aSYinan XuDEBUG_ARGS = --enable-difftest 411545277aSYinan Xuifeq ($(RELEASE),1) 421545277aSYinan Xuoverride SIM_ARGS += $(RELEASE_ARGS) 43*cbe9a847SYinan Xuelse 44*cbe9a847SYinan Xuoverride SIM_ARGS += $(DEBUG_ARGS) 451545277aSYinan Xuendif 461545277aSYinan Xu 47672098b7SZihao YuTIMELOG = $(BUILD_DIR)/time.log 48672098b7SZihao YuTIME_CMD = time -a -o $(TIMELOG) 49672098b7SZihao Yu 500016469dSZihao Yu.DEFAULT_GOAL = verilog 510016469dSZihao Yu 52d22ebddaSZihao Yuhelp: 538b037849SYinan Xu mill XiangShan.test.runMain $(SIMTOP) --help 54d22ebddaSZihao Yu 5584e9d6ebSZihao Yu$(TOP_V): $(SCALA_FILE) 5684e9d6ebSZihao Yu mkdir -p $(@D) 5753d2b484SJiawei Lin mill -i XiangShan.runMain $(FPGATOP) -td $(@D) \ 5818432bcfSYinan Xu --config $(CONFIG) --full-stacktrace --output-file $(@F) \ 591545277aSYinan Xu --repl-seq-mem -c:$(FPGATOP):-o:$(@D)/$(@F).conf --infer-rw \ 601545277aSYinan Xu --gen-mem-verilog full --num-cores $(NUM_CORES) \ 611545277aSYinan Xu $(RELEASE_ARGS) 62dfc810aeSJiawei Lin sed -i -e 's/_\(aw\|ar\|w\|r\|b\)_\(\|bits_\)/_\1/g' $@ 63dfc810aeSJiawei Lin @git log -n 1 >> .__head__ 64dfc810aeSJiawei Lin @git diff >> .__diff__ 65dfc810aeSJiawei Lin @sed -i 's/^/\/\// ' .__head__ 66dfc810aeSJiawei Lin @sed -i 's/^/\/\//' .__diff__ 67dfc810aeSJiawei Lin @cat .__head__ .__diff__ $@ > .__out__ 68dfc810aeSJiawei Lin @mv .__out__ $@ 69dfc810aeSJiawei Lin @rm .__head__ .__diff__ 70709152c8SWang Huizhe 710016469dSZihao Yuverilog: $(TOP_V) 720016469dSZihao Yu 732225d46eSJiawei LinSIM_TOP = SimTop 7419dedbf6SZihao YuSIM_TOP_V = $(BUILD_DIR)/$(SIM_TOP).v 751a772c7eSZihao Yu$(SIM_TOP_V): $(SCALA_FILE) $(TEST_FILE) 7619dedbf6SZihao Yu mkdir -p $(@D) 77672098b7SZihao Yu @echo "\n[mill] Generating Verilog files..." > $(TIMELOG) 78672098b7SZihao Yu @date -R | tee -a $(TIMELOG) 7953d2b484SJiawei Lin $(TIME_CMD) mill -i XiangShan.test.runMain $(SIMTOP) -td $(@D) \ 8018432bcfSYinan Xu --config $(CONFIG) --full-stacktrace --output-file $(@F) \ 811545277aSYinan Xu --repl-seq-mem -c:$(SIMTOP):-o:$(@D)/$(@F).conf --infer-rw \ 821545277aSYinan Xu --gen-mem-verilog full --num-cores $(NUM_CORES) \ 83*cbe9a847SYinan Xu $(SIM_ARGS) 84dfc810aeSJiawei Lin @git log -n 1 >> .__head__ 85dfc810aeSJiawei Lin @git diff >> .__diff__ 86dfc810aeSJiawei Lin @sed -i 's/^/\/\// ' .__head__ 87dfc810aeSJiawei Lin @sed -i 's/^/\/\//' .__diff__ 88dfc810aeSJiawei Lin @cat .__head__ .__diff__ $@ > .__out__ 89dfc810aeSJiawei Lin @mv .__out__ $@ 90dfc810aeSJiawei Lin @rm .__head__ .__diff__ 91c4401c32SYinan Xu sed -i -e 's/$$fatal/xs_assert(`__LINE__)/g' $(SIM_TOP_V) 9219dedbf6SZihao Yu 93e354ebdcSZihao Yusim-verilog: $(SIM_TOP_V) 94e354ebdcSZihao Yu 95a3e87608SWilliam Wangclean: 96a3e87608SWilliam Wang $(MAKE) -C ./difftest clean 97c3515a9cSYinan Xu rm -rf ./build 980016469dSZihao Yu 999e38a5d4Slinjiaweiinit: 1009e38a5d4Slinjiawei git submodule update --init 1019e38a5d4Slinjiawei 102917276a0SJiuyang liubump: 103917276a0SJiuyang liu git submodule foreach "git fetch origin&&git checkout master&&git reset --hard origin/master" 104917276a0SJiuyang liu 105917276a0SJiuyang liubsp: 10616cf0dd4SJiawei Lin mill -i mill.bsp.BSP/install 1072225d46eSJiawei Lin 108a3e87608SWilliam Wang# verilator simulation 109a3e87608SWilliam Wangemu: 110a3e87608SWilliam Wang $(MAKE) -C ./difftest emu SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) 111a3e87608SWilliam Wang 112a3e87608SWilliam Wangemu-run: 113a3e87608SWilliam Wang $(MAKE) -C ./difftest emu-run SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) 114a3e87608SWilliam Wang 115a3e87608SWilliam Wang# vcs simulation 116a3e87608SWilliam Wangsimv: 117a3e87608SWilliam Wang $(MAKE) -C ./difftest simv SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) 118a3e87608SWilliam Wang 119e354ebdcSZihao Yu.PHONY: verilog sim-verilog emu clean help init bump bsp $(REF_SO) 1202225d46eSJiawei Lin 121