1c6d43980SLemover#*************************************************************************************** 2c6d43980SLemover# Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu# Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover# 5c6d43980SLemover# XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover# You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover# You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover# http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover# 10c6d43980SLemover# THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover# EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover# MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover# 14c6d43980SLemover# See the Mulan PSL v2 for more details. 15c6d43980SLemover#*************************************************************************************** 16c6d43980SLemover 178b037849SYinan XuTOP = XSTop 188b037849SYinan XuFPGATOP = top.TopMain 19c786d283SLingrui98BUILD_DIR = ./build 2084e9d6ebSZihao YuTOP_V = $(BUILD_DIR)/$(TOP).v 2184e9d6ebSZihao YuSCALA_FILE = $(shell find ./src/main/scala -name '*.scala') 221a772c7eSZihao YuTEST_FILE = $(shell find ./src/test/scala -name '*.scala') 23885733f1SZihao YuMEM_GEN = ./scripts/vlsi_mem_gen 24*b665b650STang HaojinMEM_GEN_SEP = ./scripts/gen_sep_mem.sh 2584e9d6ebSZihao Yu 262225d46eSJiawei LinSIMTOP = top.SimTop 27e8ab4e39SZihao YuIMAGE ?= temp 2805f23f57SWilliam WangCONFIG ?= DefaultConfig 2918432bcfSYinan XuNUM_CORES ?= 1 30cc358710SLinJiaweiMFC ?= 0 31cc358710SLinJiawei 32cc358710SLinJiaweiFPGA_MEM_ARGS = --infer-rw --repl-seq-mem -c:$(FPGATOP):-o:$(@D)/$(@F).conf --gen-mem-verilog full 33cc358710SLinJiaweiSIM_MEM_ARGS = --infer-rw --repl-seq-mem -c:$(SIMTOP):-o:$(@D)/$(@F).conf --gen-mem-verilog full 34cc358710SLinJiawei 351c746d3aScui fliter# select firrtl compiler 36cc358710SLinJiaweiifeq ($(MFC),1) 37cc358710SLinJiaweioverride FC_ARGS = --mfc 38*b665b650STang Haojinoverride FPGA_MEM_ARGS = --infer-rw --firtool-opt -split-verilog --firtool-opt -o --firtool-opt build --firtool-opt -repl-seq-mem --firtool-opt -repl-seq-mem-circuit=$(FPGATOP) --firtool-opt -repl-seq-mem-file=XSTop.v.conf 39*b665b650STang Haojinoverride SIM_MEM_ARGS = --infer-rw --firtool-opt -split-verilog --firtool-opt -o --firtool-opt build --firtool-opt -repl-seq-mem --firtool-opt -repl-seq-mem-circuit=$(SIMTOP) --firtool-opt -repl-seq-mem-file=SimTop.v.conf 40cc358710SLinJiaweiendif 41cc358710SLinJiawei 4207379a26SZihao Yu 43de74d363SYinan Xu# co-simulation with DRAMsim3 44de74d363SYinan Xuifeq ($(WITH_DRAMSIM3),1) 45de74d363SYinan Xuifndef DRAMSIM3_HOME 46de74d363SYinan Xu$(error DRAMSIM3_HOME is not set) 47de74d363SYinan Xuendif 48de74d363SYinan Xuoverride SIM_ARGS += --with-dramsim3 49de74d363SYinan Xuendif 50de74d363SYinan Xu 51eb163ef0SHaojin Tang# top-down 52eb163ef0SHaojin Tangifeq ($(ENABLE_TOPDOWN),1) 53eb163ef0SHaojin Tangoverride SIM_ARGS += --enable-topdown 54eb163ef0SHaojin Tangendif 55eb163ef0SHaojin Tang 561545277aSYinan Xu# emu for the release version 571545277aSYinan XuRELEASE_ARGS = --disable-all --remove-assert --fpga-platform 581545277aSYinan XuDEBUG_ARGS = --enable-difftest 591545277aSYinan Xuifeq ($(RELEASE),1) 601545277aSYinan Xuoverride SIM_ARGS += $(RELEASE_ARGS) 61cbe9a847SYinan Xuelse 62cbe9a847SYinan Xuoverride SIM_ARGS += $(DEBUG_ARGS) 631545277aSYinan Xuendif 641545277aSYinan Xu 65672098b7SZihao YuTIMELOG = $(BUILD_DIR)/time.log 66672098b7SZihao YuTIME_CMD = time -a -o $(TIMELOG) 67672098b7SZihao Yu 68cc358710SLinJiaweiSED_CMD = sed -i -e 's/_\(aw\|ar\|w\|r\|b\)_\(\|bits_\)/_\1/g' 69cc358710SLinJiawei 700016469dSZihao Yu.DEFAULT_GOAL = verilog 710016469dSZihao Yu 72d22ebddaSZihao Yuhelp: 73cc358710SLinJiawei mill -i XiangShan.runMain $(FPGATOP) --help 74d22ebddaSZihao Yu 7584e9d6ebSZihao Yu$(TOP_V): $(SCALA_FILE) 7684e9d6ebSZihao Yu mkdir -p $(@D) 77b3b1e5c7SLinJiawei $(TIME_CMD) mill -i XiangShan.runMain $(FPGATOP) -td $(@D) \ 78cc358710SLinJiawei --config $(CONFIG) \ 79cc358710SLinJiawei $(FPGA_MEM_ARGS) \ 80cc358710SLinJiawei --num-cores $(NUM_CORES) \ 81cc358710SLinJiawei $(RELEASE_ARGS) $(FC_ARGS) 82cc358710SLinJiaweiifeq ($(MFC),1) 83*b665b650STang Haojin for file in $(BUILD_DIR)/*.sv; do $(SED_CMD) "$${file}"; mv "$${file}" "$${file%.sv}.v"; done 84*b665b650STang Haojin mv $(BUILD_DIR)/$(BUILD_DIR)/* $(BUILD_DIR) 85*b665b650STang Haojin $(MEM_GEN_SEP) "$(MEM_GEN)" "$(TOP_V).conf" "$(BUILD_DIR)" 86cc358710SLinJiaweiendif 87*b665b650STang Haojin $(SED_CMD) $@ 88dfc810aeSJiawei Lin @git log -n 1 >> .__head__ 89dfc810aeSJiawei Lin @git diff >> .__diff__ 90dfc810aeSJiawei Lin @sed -i 's/^/\/\// ' .__head__ 91dfc810aeSJiawei Lin @sed -i 's/^/\/\//' .__diff__ 92dfc810aeSJiawei Lin @cat .__head__ .__diff__ $@ > .__out__ 93dfc810aeSJiawei Lin @mv .__out__ $@ 94dfc810aeSJiawei Lin @rm .__head__ .__diff__ 95709152c8SWang Huizhe 960016469dSZihao Yuverilog: $(TOP_V) 970016469dSZihao Yu 982225d46eSJiawei LinSIM_TOP = SimTop 9919dedbf6SZihao YuSIM_TOP_V = $(BUILD_DIR)/$(SIM_TOP).v 1001a772c7eSZihao Yu$(SIM_TOP_V): $(SCALA_FILE) $(TEST_FILE) 10119dedbf6SZihao Yu mkdir -p $(@D) 102672098b7SZihao Yu @echo "\n[mill] Generating Verilog files..." > $(TIMELOG) 103672098b7SZihao Yu @date -R | tee -a $(TIMELOG) 10453d2b484SJiawei Lin $(TIME_CMD) mill -i XiangShan.test.runMain $(SIMTOP) -td $(@D) \ 105cc358710SLinJiawei --config $(CONFIG) \ 106cc358710SLinJiawei $(SIM_MEM_ARGS) \ 107cc358710SLinJiawei --num-cores $(NUM_CORES) \ 108cc358710SLinJiawei $(SIM_ARGS) $(FC_ARGS) 109cc358710SLinJiaweiifeq ($(MFC),1) 110*b665b650STang Haojin for file in $(BUILD_DIR)/*.sv; do $(SED_CMD) "$${file}"; mv "$${file}" "$${file%.sv}.v"; done 111*b665b650STang Haojin mv $(BUILD_DIR)/$(BUILD_DIR)/* $(BUILD_DIR) 112*b665b650STang Haojin $(MEM_GEN_SEP) "$(MEM_GEN)" "$(SIM_TOP_V).conf" "$(BUILD_DIR)" 113cc358710SLinJiaweiendif 114*b665b650STang Haojin $(SED_CMD) $@ 115dfc810aeSJiawei Lin @git log -n 1 >> .__head__ 116dfc810aeSJiawei Lin @git diff >> .__diff__ 117dfc810aeSJiawei Lin @sed -i 's/^/\/\// ' .__head__ 118dfc810aeSJiawei Lin @sed -i 's/^/\/\//' .__diff__ 119dfc810aeSJiawei Lin @cat .__head__ .__diff__ $@ > .__out__ 120dfc810aeSJiawei Lin @mv .__out__ $@ 121dfc810aeSJiawei Lin @rm .__head__ .__diff__ 122c4401c32SYinan Xu sed -i -e 's/$$fatal/xs_assert(`__LINE__)/g' $(SIM_TOP_V) 12319dedbf6SZihao Yu 124e354ebdcSZihao Yusim-verilog: $(SIM_TOP_V) 125e354ebdcSZihao Yu 126a3e87608SWilliam Wangclean: 127a3e87608SWilliam Wang $(MAKE) -C ./difftest clean 128c3515a9cSYinan Xu rm -rf ./build 1290016469dSZihao Yu 1309e38a5d4Slinjiaweiinit: 1319e38a5d4Slinjiawei git submodule update --init 13272060888SJiawei Lin cd rocket-chip && git submodule update --init api-config-chipsalliance hardfloat 1339e38a5d4Slinjiawei 134917276a0SJiuyang liubump: 135917276a0SJiuyang liu git submodule foreach "git fetch origin&&git checkout master&&git reset --hard origin/master" 136917276a0SJiuyang liu 137917276a0SJiuyang liubsp: 13816cf0dd4SJiawei Lin mill -i mill.bsp.BSP/install 1392225d46eSJiawei Lin 1400af3f746SJiawei Linidea: 1410af3f746SJiawei Lin mill -i mill.scalalib.GenIdea/idea 1420af3f746SJiawei Lin 143a3e87608SWilliam Wang# verilator simulation 144a3e87608SWilliam Wangemu: 145a3e87608SWilliam Wang $(MAKE) -C ./difftest emu SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) 146a3e87608SWilliam Wang 147a3e87608SWilliam Wangemu-run: 148a3e87608SWilliam Wang $(MAKE) -C ./difftest emu-run SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) 149a3e87608SWilliam Wang 150a3e87608SWilliam Wang# vcs simulation 151a3e87608SWilliam Wangsimv: 152a3e87608SWilliam Wang $(MAKE) -C ./difftest simv SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) 153a3e87608SWilliam Wang 15451981c77SbugGeneratorinclude Makefile.test 15551981c77SbugGenerator 156e354ebdcSZihao Yu.PHONY: verilog sim-verilog emu clean help init bump bsp $(REF_SO) 157