1c6d43980SLemover#*************************************************************************************** 22993c5ecSHaojin Tang# Copyright (c) 2024 Beijing Institute of Open Source Chip (BOSC) 32993c5ecSHaojin Tang# Copyright (c) 2020-2024 Institute of Computing Technology, Chinese Academy of Sciences 4f320e0f0SYinan Xu# Copyright (c) 2020-2021 Peng Cheng Laboratory 5c6d43980SLemover# 6c6d43980SLemover# XiangShan is licensed under Mulan PSL v2. 7c6d43980SLemover# You can use this software according to the terms and conditions of the Mulan PSL v2. 8c6d43980SLemover# You may obtain a copy of Mulan PSL v2 at: 9c6d43980SLemover# http://license.coscl.org.cn/MulanPSL2 10c6d43980SLemover# 11c6d43980SLemover# THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 12c6d43980SLemover# EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 13c6d43980SLemover# MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 14c6d43980SLemover# 15c6d43980SLemover# See the Mulan PSL v2 for more details. 16c6d43980SLemover#*************************************************************************************** 17c6d43980SLemover 18c786d283SLingrui98BUILD_DIR = ./build 1945f43e6eSTang HaojinRTL_DIR = $(BUILD_DIR)/rtl 2051e45dbbSTang Haojin 2118179bb9STang HaojinTOP = $(XSTOP_PREFIX)XSTop 2251e45dbbSTang HaojinSIM_TOP = SimTop 2351e45dbbSTang Haojin 2451e45dbbSTang HaojinFPGATOP = top.TopMain 2551e45dbbSTang HaojinSIMTOP = top.SimTop 2651e45dbbSTang Haojin 2705b9cfb3SHaojin TangRTL_SUFFIX ?= sv 2805b9cfb3SHaojin TangTOP_V = $(RTL_DIR)/$(TOP).$(RTL_SUFFIX) 2905b9cfb3SHaojin TangSIM_TOP_V = $(RTL_DIR)/$(SIM_TOP).$(RTL_SUFFIX) 3051e45dbbSTang Haojin 3184e9d6ebSZihao YuSCALA_FILE = $(shell find ./src/main/scala -name '*.scala') 321a772c7eSZihao YuTEST_FILE = $(shell find ./src/test/scala -name '*.scala') 3351e45dbbSTang Haojin 34885733f1SZihao YuMEM_GEN = ./scripts/vlsi_mem_gen 35b665b650STang HaojinMEM_GEN_SEP = ./scripts/gen_sep_mem.sh 3684e9d6ebSZihao Yu 3705f23f57SWilliam WangCONFIG ?= DefaultConfig 3818432bcfSYinan XuNUM_CORES ?= 1 3985271363SzhanglinjuanISSUE ?= E.b 40c92e74ddSTang HaojinCHISEL_TARGET ?= systemverilog 411fc8b877Szhanglinjuan 42881e32f5SZifei ZhangSUPPORT_CHI_ISSUE = B C E.b 431fc8b877Szhanglinjuanifeq ($(findstring $(ISSUE), $(SUPPORT_CHI_ISSUE)),) 441fc8b877Szhanglinjuan$(error "Unsupported CHI issue: $(ISSUE)") 451fc8b877Szhanglinjuanendif 46cc358710SLinJiawei 47720dd621STang Haojinifneq ($(shell echo "$(MAKECMDGOALS)" | grep ' '),) 48720dd621STang Haojin$(error At most one target can be specified) 49720dd621STang Haojinendif 501bf1fe03SHaojin Tang 511bf1fe03SHaojin Tangifeq ($(MAKECMDGOALS),) 521bf1fe03SHaojin TangGOALS = verilog 531bf1fe03SHaojin Tangelse 541bf1fe03SHaojin TangGOALS = $(MAKECMDGOALS) 551bf1fe03SHaojin Tangendif 561bf1fe03SHaojin Tang 578c9adf0cSTang Haojin# JVM memory configurations 588c9adf0cSTang HaojinJVM_XMX ?= 40G 598c9adf0cSTang HaojinJVM_XSS ?= 256m 608c9adf0cSTang Haojin 618c9adf0cSTang Haojin# mill arguments for build.sc 628c9adf0cSTang HaojinMILL_BUILD_ARGS = -Djvm-xmx=$(JVM_XMX) -Djvm-xss=$(JVM_XSS) 638c9adf0cSTang Haojin 64d3126fd3STang Haojin# common chisel args 6505b9cfb3SHaojin TangFPGA_MEM_ARGS = --firtool-opt "--repl-seq-mem --repl-seq-mem-file=$(TOP).$(RTL_SUFFIX).conf" 6605b9cfb3SHaojin TangSIM_MEM_ARGS = --firtool-opt "--repl-seq-mem --repl-seq-mem-file=$(SIM_TOP).$(RTL_SUFFIX).conf" 67c92e74ddSTang HaojinMFC_ARGS = --dump-fir --target $(CHISEL_TARGET) --split-verilog \ 68afbe002eSxiaofeibao-xjtu --firtool-opt "-O=release --disable-annotation-unknown --lowering-options=explicitBitcast,disallowLocalVariables,disallowPortDeclSharing,locationInfoStyle=none" 69cc358710SLinJiawei 70414f1bf4STang Haojin# prefix of XSTop or XSNoCTop 71a5b77de4STang Haojinifneq ($(XSTOP_PREFIX),) 72414f1bf4STang HaojinCOMMON_EXTRA_ARGS += --xstop-prefix $(XSTOP_PREFIX) 73a5b77de4STang Haojinendif 74a5b77de4STang Haojin 75529b1cfdSTang Haojin# IMSIC use TileLink rather than AXI4Lite 76529b1cfdSTang Haojinifeq ($(IMSIC_USE_TL),1) 77529b1cfdSTang HaojinCOMMON_EXTRA_ARGS += --imsic-use-tl 78720dd621STang Haojinendif 79720dd621STang Haojin 80d084f29cSTang Haojin# enable or disable dfx manually 814b2c87baS梁森 Liang Senifeq ($(DFX),1) 82d084f29cSTang HaojinCOMMON_EXTRA_ARGS += --dfx true 83d084f29cSTang Haojinelse 84d084f29cSTang Haojinifeq ($(DFX),0) 85d084f29cSTang HaojinCOMMON_EXTRA_ARGS += --dfx false 86d084f29cSTang Haojinendif 874b2c87baS梁森 Liang Senendif 884b2c87baS梁森 Liang Sen 89414f1bf4STang Haojin# L2 cache size in KB 90414f1bf4STang Haojinifneq ($(L2_CACHE_SIZE),) 91414f1bf4STang HaojinCOMMON_EXTRA_ARGS += --l2-cache-size $(L2_CACHE_SIZE) 92414f1bf4STang Haojinendif 93414f1bf4STang Haojin 94414f1bf4STang Haojin# L3 cache size in KB 95414f1bf4STang Haojinifneq ($(L3_CACHE_SIZE),) 96414f1bf4STang HaojinCOMMON_EXTRA_ARGS += --l3-cache-size $(L3_CACHE_SIZE) 97414f1bf4STang Haojinendif 98414f1bf4STang Haojin 994a699e27Szhanglinjuan# seperate bus for DebugModule 1004a699e27Szhanglinjuanifeq ($(SEPERATE_DM_BUS),1) 1014a699e27SzhanglinjuanCOMMON_EXTRA_ARGS += --seperate-dm-bus 1024a699e27Szhanglinjuanendif 1034a699e27Szhanglinjuan 1045bd65c56STang Haojin# configuration from yaml file 1055bd65c56STang Haojinifneq ($(YAML_CONFIG),) 1065bd65c56STang HaojinCOMMON_EXTRA_ARGS += --yaml-config $(YAML_CONFIG) 1075bd65c56STang Haojinendif 1085bd65c56STang Haojin 109*96f46b96STang Haojin# hart id bits 110*96f46b96STang Haojinifneq ($(HART_ID_BITS),) 111*96f46b96STang HaojinCOMMON_EXTRA_ARGS += --hartidbits $(HART_ID_BITS) 112*96f46b96STang Haojinendif 113*96f46b96STang Haojin 114414f1bf4STang Haojin# public args sumup 115414f1bf4STang HaojinRELEASE_ARGS += $(MFC_ARGS) $(COMMON_EXTRA_ARGS) 116414f1bf4STang HaojinDEBUG_ARGS += $(MFC_ARGS) $(COMMON_EXTRA_ARGS) 117907d5012Sklin02override PLDM_ARGS += $(MFC_ARGS) $(COMMON_EXTRA_ARGS) 118414f1bf4STang Haojin 119de74d363SYinan Xu# co-simulation with DRAMsim3 120de74d363SYinan Xuifeq ($(WITH_DRAMSIM3),1) 121de74d363SYinan Xuifndef DRAMSIM3_HOME 122de74d363SYinan Xu$(error DRAMSIM3_HOME is not set) 123de74d363SYinan Xuendif 124de74d363SYinan Xuoverride SIM_ARGS += --with-dramsim3 125de74d363SYinan Xuendif 126de74d363SYinan Xu 127b8890d17SZifei Zhang# run emu with chisel-db 128b8890d17SZifei Zhangifeq ($(WITH_CHISELDB),1) 129b8890d17SZifei Zhangoverride SIM_ARGS += --with-chiseldb 130b8890d17SZifei Zhangendif 131b8890d17SZifei Zhang 132839e5512SZifei Zhang# run emu with chisel-db 133839e5512SZifei Zhangifeq ($(WITH_ROLLINGDB),1) 134839e5512SZifei Zhangoverride SIM_ARGS += --with-rollingdb 135839e5512SZifei Zhangendif 136839e5512SZifei Zhang 1379eee369fSKamimiao# enable ResetGen 1389eee369fSKamimiaoifeq ($(WITH_RESETGEN),1) 1399eee369fSKamimiaooverride SIM_ARGS += --reset-gen 1409eee369fSKamimiaoendif 1419eee369fSKamimiao 1429eee369fSKamimiao# run with disable all perf 1439eee369fSKamimiaoifeq ($(DISABLE_PERF),1) 1449eee369fSKamimiaooverride SIM_ARGS += --disable-perf 1459eee369fSKamimiaoendif 1469eee369fSKamimiao 14737b8fdeeSKamimiao# run with disable all db 14837b8fdeeSKamimiaoifeq ($(DISABLE_ALWAYSDB),1) 14937b8fdeeSKamimiaooverride SIM_ARGS += --disable-alwaysdb 15037b8fdeeSKamimiaoendif 15137b8fdeeSKamimiao 152047e34f9SMaxpicca-Li# dynamic switch CONSTANTIN 153c686adcdSYinan Xuifeq ($(WITH_CONSTANTIN),1) 154047e34f9SMaxpicca-Lioverride SIM_ARGS += --with-constantin 155047e34f9SMaxpicca-Liendif 156047e34f9SMaxpicca-Li 1571545277aSYinan Xu# emu for the release version 158bbb9b7beSTang HaojinRELEASE_ARGS += --fpga-platform --disable-all --remove-assert --reset-gen --firtool-opt --ignore-read-enable-mem 15951e45dbbSTang HaojinDEBUG_ARGS += --enable-difftest 160907d5012Sklin02override PLDM_ARGS += --enable-difftest 1611545277aSYinan Xuifeq ($(RELEASE),1) 1621545277aSYinan Xuoverride SIM_ARGS += $(RELEASE_ARGS) 16395e18f18SLuoshan Caielse ifeq ($(PLDM),1) 16495e18f18SLuoshan Caioverride SIM_ARGS += $(PLDM_ARGS) 165cbe9a847SYinan Xuelse 166cbe9a847SYinan Xuoverride SIM_ARGS += $(DEBUG_ARGS) 1671545277aSYinan Xuendif 1681545277aSYinan Xu 169907d5012Sklin02# use RELEASE_ARGS for TopMain by default 170907d5012Sklin02ifeq ($(PLDM), 1) 171907d5012Sklin02TOPMAIN_ARGS += $(PLDM_ARGS) 172907d5012Sklin02else 173907d5012Sklin02TOPMAIN_ARGS += $(RELEASE_ARGS) 174907d5012Sklin02endif 175907d5012Sklin02 176672098b7SZihao YuTIMELOG = $(BUILD_DIR)/time.log 177d7a3496cSEaston ManTIME_CMD = time -avp -o $(TIMELOG) 178672098b7SZihao Yu 1791fcb3bc0SKunlin Youifeq ($(PLDM),1) 1801fcb3bc0SKunlin YouSED_IFNDEF = `ifndef SYNTHESIS // src/main/scala/device/RocketDebugWrapper.scala 1811fcb3bc0SKunlin YouSED_ENDIF = `endif // not def SYNTHESIS 1821fcb3bc0SKunlin Youendif 1831fcb3bc0SKunlin You 1840016469dSZihao Yu.DEFAULT_GOAL = verilog 1850016469dSZihao Yu 186d22ebddaSZihao Yuhelp: 187e3da8badSTang Haojin mill -i xiangshan.runMain $(FPGATOP) --help 188d22ebddaSZihao Yu 189ce34d21eSJiuyue Maversion: 190ce34d21eSJiuyue Ma mill -i xiangshan.runMain $(FPGATOP) --version 191ce34d21eSJiuyue Ma 192ce34d21eSJiuyue Majar: 193ce34d21eSJiuyue Ma mill -i xiangshan.assembly 194ce34d21eSJiuyue Ma 195ce34d21eSJiuyue Matest-jar: 196ce34d21eSJiuyue Ma mill -i xiangshan.test.assembly 197ce34d21eSJiuyue Ma 1984b2c87baS梁森 Liang Sencomp: 1994b2c87baS梁森 Liang Sen mill -i xiangshan.compile 2004b2c87baS梁森 Liang Sen mill -i xiangshan.test.compile 2014b2c87baS梁森 Liang Sen 20284e9d6ebSZihao Yu$(TOP_V): $(SCALA_FILE) 20384e9d6ebSZihao Yu mkdir -p $(@D) 2048c9adf0cSTang Haojin $(TIME_CMD) mill -i $(MILL_BUILD_ARGS) xiangshan.runMain $(FPGATOP) \ 2051fc8b877Szhanglinjuan --target-dir $(@D) --config $(CONFIG) --issue $(ISSUE) $(FPGA_MEM_ARGS) \ 206907d5012Sklin02 --num-cores $(NUM_CORES) $(TOPMAIN_ARGS) 207c92e74ddSTang Haojinifeq ($(CHISEL_TARGET),systemverilog) 208720dd621STang Haojin $(MEM_GEN_SEP) "$(MEM_GEN)" "[email protected]" "$(@D)" 209dfc810aeSJiawei Lin @git log -n 1 >> .__head__ 210dfc810aeSJiawei Lin @git diff >> .__diff__ 211dfc810aeSJiawei Lin @sed -i 's/^/\/\// ' .__head__ 212dfc810aeSJiawei Lin @sed -i 's/^/\/\//' .__diff__ 213dfc810aeSJiawei Lin @cat .__head__ .__diff__ $@ > .__out__ 214dfc810aeSJiawei Lin @mv .__out__ $@ 215dfc810aeSJiawei Lin @rm .__head__ .__diff__ 216c92e74ddSTang Haojinendif 217709152c8SWang Huizhe 2180016469dSZihao Yuverilog: $(TOP_V) 2190016469dSZihao Yu 2201a772c7eSZihao Yu$(SIM_TOP_V): $(SCALA_FILE) $(TEST_FILE) 22119dedbf6SZihao Yu mkdir -p $(@D) 222d7a3496cSEaston Man @echo -e "\n[mill] Generating Verilog files..." > $(TIMELOG) 223672098b7SZihao Yu @date -R | tee -a $(TIMELOG) 2248c9adf0cSTang Haojin $(TIME_CMD) mill -i $(MILL_BUILD_ARGS) xiangshan.test.runMain $(SIMTOP) \ 2251fc8b877Szhanglinjuan --target-dir $(@D) --config $(CONFIG) --issue $(ISSUE) $(SIM_MEM_ARGS) \ 226c7d010e5SXuan Hu --num-cores $(NUM_CORES) $(SIM_ARGS) --full-stacktrace 227c92e74ddSTang Haojinifeq ($(CHISEL_TARGET),systemverilog) 228720dd621STang Haojin $(MEM_GEN_SEP) "$(MEM_GEN)" "[email protected]" "$(@D)" 229dfc810aeSJiawei Lin @git log -n 1 >> .__head__ 230dfc810aeSJiawei Lin @git diff >> .__diff__ 231dfc810aeSJiawei Lin @sed -i 's/^/\/\// ' .__head__ 232dfc810aeSJiawei Lin @sed -i 's/^/\/\//' .__diff__ 233dfc810aeSJiawei Lin @cat .__head__ .__diff__ $@ > .__out__ 234dfc810aeSJiawei Lin @mv .__out__ $@ 235dfc810aeSJiawei Lin @rm .__head__ .__diff__ 23695e18f18SLuoshan Caiifeq ($(PLDM),1) 23705b9cfb3SHaojin Tang sed -i -e 's/$$fatal/$$finish/g' $(RTL_DIR)/*.$(RTL_SUFFIX) 23805b9cfb3SHaojin Tang sed -i -e '/sed/! { \|$(SED_IFNDEF)|, \|$(SED_ENDIF)| { \|$(SED_IFNDEF)|d; \|$(SED_ENDIF)|d; } }' $(RTL_DIR)/*.$(RTL_SUFFIX) 23995e18f18SLuoshan Caielse 24054cc3a06STang Haojinifeq ($(ENABLE_XPROP),1) 24105b9cfb3SHaojin Tang sed -i -e "s/\$$fatal/assert(1\'b0)/g" $(RTL_DIR)/*.$(RTL_SUFFIX) 24254cc3a06STang Haojinelse 243d4119b5eSHaojin Tang sed -i -e 's/$$fatal/xs_assert_v2(`__FILE__, `__LINE__)/g' $(RTL_DIR)/*.$(RTL_SUFFIX) 24495e18f18SLuoshan Caiendif 24554cc3a06STang Haojinendif 24605b9cfb3SHaojin Tang sed -i -e "s/\$$error(/\$$fwrite(32\'h80000002, /g" $(RTL_DIR)/*.$(RTL_SUFFIX) 247c92e74ddSTang Haojinendif 24819dedbf6SZihao Yu 249e354ebdcSZihao Yusim-verilog: $(SIM_TOP_V) 250e354ebdcSZihao Yu 251a3e87608SWilliam Wangclean: 252a3e87608SWilliam Wang $(MAKE) -C ./difftest clean 25351e45dbbSTang Haojin rm -rf $(BUILD_DIR) 2540016469dSZihao Yu 2559e38a5d4Slinjiaweiinit: 2569e38a5d4Slinjiawei git submodule update --init 2578891a219SYinan Xu cd rocket-chip && git submodule update --init cde hardfloat 2585c060727Ssumailyyc cd openLLC && git submodule update --init openNCB 2599e38a5d4Slinjiawei 260917276a0SJiuyang liubump: 261917276a0SJiuyang liu git submodule foreach "git fetch origin&&git checkout master&&git reset --hard origin/master" 262917276a0SJiuyang liu 263917276a0SJiuyang liubsp: 26416cf0dd4SJiawei Lin mill -i mill.bsp.BSP/install 2652225d46eSJiawei Lin 2660af3f746SJiawei Linidea: 267e3da8badSTang Haojin mill -i mill.idea.GenIdea/idea 2680af3f746SJiawei Lin 269cf7d6b7aSMuzicheck-format: 270cf7d6b7aSMuzi mill xiangshan.checkFormat 271cf7d6b7aSMuzi 272cf7d6b7aSMuzireformat: 273cf7d6b7aSMuzi mill xiangshan.reformat 274cf7d6b7aSMuzi 275a3e87608SWilliam Wang# verilator simulation 2767d45a146SYinan Xuemu: sim-verilog 27705b9cfb3SHaojin Tang $(MAKE) -C ./difftest emu SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX) 278a3e87608SWilliam Wang 2797d45a146SYinan Xuemu-run: emu 28005b9cfb3SHaojin Tang $(MAKE) -C ./difftest emu-run SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX) 281a3e87608SWilliam Wang 282a3e87608SWilliam Wang# vcs simulation 283b280e436STang Haojinsimv: sim-verilog 28405b9cfb3SHaojin Tang $(MAKE) -C ./difftest simv SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX) 285a3e87608SWilliam Wang 28654cc3a06STang Haojinsimv-run: 28705b9cfb3SHaojin Tang $(MAKE) -C ./difftest simv-run SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX) 28854cc3a06STang Haojin 2891fcb3bc0SKunlin You# palladium simulation 2901fcb3bc0SKunlin Youpldm-build: sim-verilog 29105b9cfb3SHaojin Tang $(MAKE) -C ./difftest pldm-build SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX) 2921fcb3bc0SKunlin You 2931fcb3bc0SKunlin Youpldm-run: 29405b9cfb3SHaojin Tang $(MAKE) -C ./difftest pldm-run SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX) 2951fcb3bc0SKunlin You 2961fcb3bc0SKunlin Youpldm-debug: 29705b9cfb3SHaojin Tang $(MAKE) -C ./difftest pldm-debug SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX) 2981fcb3bc0SKunlin You 29951981c77SbugGeneratorinclude Makefile.test 30051981c77SbugGenerator 301720dd621STang Haojininclude src/main/scala/device/standalone/standalone_device.mk 302720dd621STang Haojin 303e354ebdcSZihao Yu.PHONY: verilog sim-verilog emu clean help init bump bsp $(REF_SO) 304