xref: /XiangShan/Makefile (revision 881e32f5b63c435bafbaf5dc1d792ffcc9ea103e)
1c6d43980SLemover#***************************************************************************************
22993c5ecSHaojin Tang# Copyright (c) 2024 Beijing Institute of Open Source Chip (BOSC)
32993c5ecSHaojin Tang# Copyright (c) 2020-2024 Institute of Computing Technology, Chinese Academy of Sciences
4f320e0f0SYinan Xu# Copyright (c) 2020-2021 Peng Cheng Laboratory
5c6d43980SLemover#
6c6d43980SLemover# XiangShan is licensed under Mulan PSL v2.
7c6d43980SLemover# You can use this software according to the terms and conditions of the Mulan PSL v2.
8c6d43980SLemover# You may obtain a copy of Mulan PSL v2 at:
9c6d43980SLemover#          http://license.coscl.org.cn/MulanPSL2
10c6d43980SLemover#
11c6d43980SLemover# THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
12c6d43980SLemover# EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
13c6d43980SLemover# MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
14c6d43980SLemover#
15c6d43980SLemover# See the Mulan PSL v2 for more details.
16c6d43980SLemover#***************************************************************************************
17c6d43980SLemover
18c786d283SLingrui98BUILD_DIR = ./build
1945f43e6eSTang HaojinRTL_DIR = $(BUILD_DIR)/rtl
2051e45dbbSTang Haojin
2118179bb9STang HaojinTOP = $(XSTOP_PREFIX)XSTop
2251e45dbbSTang HaojinSIM_TOP = SimTop
2351e45dbbSTang Haojin
2451e45dbbSTang HaojinFPGATOP = top.TopMain
2551e45dbbSTang HaojinSIMTOP  = top.SimTop
2651e45dbbSTang Haojin
2705b9cfb3SHaojin TangRTL_SUFFIX ?= sv
2805b9cfb3SHaojin TangTOP_V = $(RTL_DIR)/$(TOP).$(RTL_SUFFIX)
2905b9cfb3SHaojin TangSIM_TOP_V = $(RTL_DIR)/$(SIM_TOP).$(RTL_SUFFIX)
3051e45dbbSTang Haojin
3184e9d6ebSZihao YuSCALA_FILE = $(shell find ./src/main/scala -name '*.scala')
321a772c7eSZihao YuTEST_FILE = $(shell find ./src/test/scala -name '*.scala')
3351e45dbbSTang Haojin
34885733f1SZihao YuMEM_GEN = ./scripts/vlsi_mem_gen
35b665b650STang HaojinMEM_GEN_SEP = ./scripts/gen_sep_mem.sh
3684e9d6ebSZihao Yu
3705f23f57SWilliam WangCONFIG ?= DefaultConfig
3818432bcfSYinan XuNUM_CORES ?= 1
3985271363SzhanglinjuanISSUE ?= E.b
40c92e74ddSTang HaojinCHISEL_TARGET ?= systemverilog
411fc8b877Szhanglinjuan
42*881e32f5SZifei ZhangSUPPORT_CHI_ISSUE = B C E.b
431fc8b877Szhanglinjuanifeq ($(findstring $(ISSUE), $(SUPPORT_CHI_ISSUE)),)
441fc8b877Szhanglinjuan$(error "Unsupported CHI issue: $(ISSUE)")
451fc8b877Szhanglinjuanendif
46cc358710SLinJiawei
47720dd621STang Haojinifneq ($(shell echo "$(MAKECMDGOALS)" | grep ' '),)
48720dd621STang Haojin$(error At most one target can be specified)
49720dd621STang Haojinendif
501bf1fe03SHaojin Tang
511bf1fe03SHaojin Tangifeq ($(MAKECMDGOALS),)
521bf1fe03SHaojin TangGOALS = verilog
531bf1fe03SHaojin Tangelse
541bf1fe03SHaojin TangGOALS = $(MAKECMDGOALS)
551bf1fe03SHaojin Tangendif
561bf1fe03SHaojin Tang
578c9adf0cSTang Haojin# JVM memory configurations
588c9adf0cSTang HaojinJVM_XMX ?= 40G
598c9adf0cSTang HaojinJVM_XSS ?= 256m
608c9adf0cSTang Haojin
618c9adf0cSTang Haojin# mill arguments for build.sc
628c9adf0cSTang HaojinMILL_BUILD_ARGS = -Djvm-xmx=$(JVM_XMX) -Djvm-xss=$(JVM_XSS)
638c9adf0cSTang Haojin
64d3126fd3STang Haojin# common chisel args
6505b9cfb3SHaojin TangFPGA_MEM_ARGS = --firtool-opt "--repl-seq-mem --repl-seq-mem-file=$(TOP).$(RTL_SUFFIX).conf"
6605b9cfb3SHaojin TangSIM_MEM_ARGS = --firtool-opt "--repl-seq-mem --repl-seq-mem-file=$(SIM_TOP).$(RTL_SUFFIX).conf"
67c92e74ddSTang HaojinMFC_ARGS = --dump-fir --target $(CHISEL_TARGET) --split-verilog \
68afbe002eSxiaofeibao-xjtu           --firtool-opt "-O=release --disable-annotation-unknown --lowering-options=explicitBitcast,disallowLocalVariables,disallowPortDeclSharing,locationInfoStyle=none"
69cc358710SLinJiawei
70414f1bf4STang Haojin# prefix of XSTop or XSNoCTop
71a5b77de4STang Haojinifneq ($(XSTOP_PREFIX),)
72414f1bf4STang HaojinCOMMON_EXTRA_ARGS += --xstop-prefix $(XSTOP_PREFIX)
73a5b77de4STang Haojinendif
74a5b77de4STang Haojin
75414f1bf4STang Haojin# IMSIC use TileLink rather than AXI4Lite
76720dd621STang Haojinifeq ($(IMSIC_USE_TL),1)
77414f1bf4STang HaojinCOMMON_EXTRA_ARGS += --imsic-use-tl
78720dd621STang Haojinendif
79720dd621STang Haojin
80414f1bf4STang Haojin# L2 cache size in KB
81414f1bf4STang Haojinifneq ($(L2_CACHE_SIZE),)
82414f1bf4STang HaojinCOMMON_EXTRA_ARGS += --l2-cache-size $(L2_CACHE_SIZE)
83414f1bf4STang Haojinendif
84414f1bf4STang Haojin
85414f1bf4STang Haojin# L3 cache size in KB
86414f1bf4STang Haojinifneq ($(L3_CACHE_SIZE),)
87414f1bf4STang HaojinCOMMON_EXTRA_ARGS += --l3-cache-size $(L3_CACHE_SIZE)
88414f1bf4STang Haojinendif
89414f1bf4STang Haojin
905bd65c56STang Haojin# configuration from yaml file
915bd65c56STang Haojinifneq ($(YAML_CONFIG),)
925bd65c56STang HaojinCOMMON_EXTRA_ARGS += --yaml-config $(YAML_CONFIG)
935bd65c56STang Haojinendif
945bd65c56STang Haojin
95414f1bf4STang Haojin# public args sumup
96414f1bf4STang HaojinRELEASE_ARGS += $(MFC_ARGS) $(COMMON_EXTRA_ARGS)
97414f1bf4STang HaojinDEBUG_ARGS += $(MFC_ARGS) $(COMMON_EXTRA_ARGS)
98907d5012Sklin02override PLDM_ARGS += $(MFC_ARGS) $(COMMON_EXTRA_ARGS)
99414f1bf4STang Haojin
100de74d363SYinan Xu# co-simulation with DRAMsim3
101de74d363SYinan Xuifeq ($(WITH_DRAMSIM3),1)
102de74d363SYinan Xuifndef DRAMSIM3_HOME
103de74d363SYinan Xu$(error DRAMSIM3_HOME is not set)
104de74d363SYinan Xuendif
105de74d363SYinan Xuoverride SIM_ARGS += --with-dramsim3
106de74d363SYinan Xuendif
107de74d363SYinan Xu
108b8890d17SZifei Zhang# run emu with chisel-db
109b8890d17SZifei Zhangifeq ($(WITH_CHISELDB),1)
110b8890d17SZifei Zhangoverride SIM_ARGS += --with-chiseldb
111b8890d17SZifei Zhangendif
112b8890d17SZifei Zhang
113839e5512SZifei Zhang# run emu with chisel-db
114839e5512SZifei Zhangifeq ($(WITH_ROLLINGDB),1)
115839e5512SZifei Zhangoverride SIM_ARGS += --with-rollingdb
116839e5512SZifei Zhangendif
117839e5512SZifei Zhang
1189eee369fSKamimiao# enable ResetGen
1199eee369fSKamimiaoifeq ($(WITH_RESETGEN),1)
1209eee369fSKamimiaooverride SIM_ARGS += --reset-gen
1219eee369fSKamimiaoendif
1229eee369fSKamimiao
1239eee369fSKamimiao# run with disable all perf
1249eee369fSKamimiaoifeq ($(DISABLE_PERF),1)
1259eee369fSKamimiaooverride SIM_ARGS += --disable-perf
1269eee369fSKamimiaoendif
1279eee369fSKamimiao
12837b8fdeeSKamimiao# run with disable all db
12937b8fdeeSKamimiaoifeq ($(DISABLE_ALWAYSDB),1)
13037b8fdeeSKamimiaooverride SIM_ARGS += --disable-alwaysdb
13137b8fdeeSKamimiaoendif
13237b8fdeeSKamimiao
133047e34f9SMaxpicca-Li# dynamic switch CONSTANTIN
134c686adcdSYinan Xuifeq ($(WITH_CONSTANTIN),1)
135047e34f9SMaxpicca-Lioverride SIM_ARGS += --with-constantin
136047e34f9SMaxpicca-Liendif
137047e34f9SMaxpicca-Li
1381545277aSYinan Xu# emu for the release version
139bbb9b7beSTang HaojinRELEASE_ARGS += --fpga-platform --disable-all --remove-assert --reset-gen --firtool-opt --ignore-read-enable-mem
14051e45dbbSTang HaojinDEBUG_ARGS   += --enable-difftest
141907d5012Sklin02override PLDM_ARGS += --enable-difftest
1421545277aSYinan Xuifeq ($(RELEASE),1)
1431545277aSYinan Xuoverride SIM_ARGS += $(RELEASE_ARGS)
14495e18f18SLuoshan Caielse ifeq ($(PLDM),1)
14595e18f18SLuoshan Caioverride SIM_ARGS += $(PLDM_ARGS)
146cbe9a847SYinan Xuelse
147cbe9a847SYinan Xuoverride SIM_ARGS += $(DEBUG_ARGS)
1481545277aSYinan Xuendif
1491545277aSYinan Xu
150907d5012Sklin02# use RELEASE_ARGS for TopMain by default
151907d5012Sklin02ifeq ($(PLDM), 1)
152907d5012Sklin02TOPMAIN_ARGS += $(PLDM_ARGS)
153907d5012Sklin02else
154907d5012Sklin02TOPMAIN_ARGS += $(RELEASE_ARGS)
155907d5012Sklin02endif
156907d5012Sklin02
157672098b7SZihao YuTIMELOG = $(BUILD_DIR)/time.log
158d7a3496cSEaston ManTIME_CMD = time -avp -o $(TIMELOG)
159672098b7SZihao Yu
1601fcb3bc0SKunlin Youifeq ($(PLDM),1)
1611fcb3bc0SKunlin YouSED_IFNDEF = `ifndef SYNTHESIS	// src/main/scala/device/RocketDebugWrapper.scala
1621fcb3bc0SKunlin YouSED_ENDIF  = `endif // not def SYNTHESIS
1631fcb3bc0SKunlin Youendif
1641fcb3bc0SKunlin You
1650016469dSZihao Yu.DEFAULT_GOAL = verilog
1660016469dSZihao Yu
167d22ebddaSZihao Yuhelp:
168e3da8badSTang Haojin	mill -i xiangshan.runMain $(FPGATOP) --help
169d22ebddaSZihao Yu
170ce34d21eSJiuyue Maversion:
171ce34d21eSJiuyue Ma	mill -i xiangshan.runMain $(FPGATOP) --version
172ce34d21eSJiuyue Ma
173ce34d21eSJiuyue Majar:
174ce34d21eSJiuyue Ma	mill -i xiangshan.assembly
175ce34d21eSJiuyue Ma
176ce34d21eSJiuyue Matest-jar:
177ce34d21eSJiuyue Ma	mill -i xiangshan.test.assembly
178ce34d21eSJiuyue Ma
17984e9d6ebSZihao Yu$(TOP_V): $(SCALA_FILE)
18084e9d6ebSZihao Yu	mkdir -p $(@D)
1818c9adf0cSTang Haojin	$(TIME_CMD) mill -i $(MILL_BUILD_ARGS) xiangshan.runMain $(FPGATOP)   \
1821fc8b877Szhanglinjuan		--target-dir $(@D) --config $(CONFIG) --issue $(ISSUE) $(FPGA_MEM_ARGS)		\
183907d5012Sklin02		--num-cores $(NUM_CORES) $(TOPMAIN_ARGS)
184c92e74ddSTang Haojinifeq ($(CHISEL_TARGET),systemverilog)
185720dd621STang Haojin	$(MEM_GEN_SEP) "$(MEM_GEN)" "[email protected]" "$(@D)"
186dfc810aeSJiawei Lin	@git log -n 1 >> .__head__
187dfc810aeSJiawei Lin	@git diff >> .__diff__
188dfc810aeSJiawei Lin	@sed -i 's/^/\/\// ' .__head__
189dfc810aeSJiawei Lin	@sed -i 's/^/\/\//' .__diff__
190dfc810aeSJiawei Lin	@cat .__head__ .__diff__ $@ > .__out__
191dfc810aeSJiawei Lin	@mv .__out__ $@
192dfc810aeSJiawei Lin	@rm .__head__ .__diff__
193c92e74ddSTang Haojinendif
194709152c8SWang Huizhe
1950016469dSZihao Yuverilog: $(TOP_V)
1960016469dSZihao Yu
1971a772c7eSZihao Yu$(SIM_TOP_V): $(SCALA_FILE) $(TEST_FILE)
19819dedbf6SZihao Yu	mkdir -p $(@D)
199d7a3496cSEaston Man	@echo -e "\n[mill] Generating Verilog files..." > $(TIMELOG)
200672098b7SZihao Yu	@date -R | tee -a $(TIMELOG)
2018c9adf0cSTang Haojin	$(TIME_CMD) mill -i $(MILL_BUILD_ARGS) xiangshan.test.runMain $(SIMTOP)    \
2021fc8b877Szhanglinjuan		--target-dir $(@D) --config $(CONFIG) --issue $(ISSUE) $(SIM_MEM_ARGS)		\
203c7d010e5SXuan Hu		--num-cores $(NUM_CORES) $(SIM_ARGS) --full-stacktrace
204c92e74ddSTang Haojinifeq ($(CHISEL_TARGET),systemverilog)
205720dd621STang Haojin	$(MEM_GEN_SEP) "$(MEM_GEN)" "[email protected]" "$(@D)"
206dfc810aeSJiawei Lin	@git log -n 1 >> .__head__
207dfc810aeSJiawei Lin	@git diff >> .__diff__
208dfc810aeSJiawei Lin	@sed -i 's/^/\/\// ' .__head__
209dfc810aeSJiawei Lin	@sed -i 's/^/\/\//' .__diff__
210dfc810aeSJiawei Lin	@cat .__head__ .__diff__ $@ > .__out__
211dfc810aeSJiawei Lin	@mv .__out__ $@
212dfc810aeSJiawei Lin	@rm .__head__ .__diff__
21395e18f18SLuoshan Caiifeq ($(PLDM),1)
21405b9cfb3SHaojin Tang	sed -i -e 's/$$fatal/$$finish/g' $(RTL_DIR)/*.$(RTL_SUFFIX)
21505b9cfb3SHaojin Tang	sed -i -e '/sed/! { \|$(SED_IFNDEF)|, \|$(SED_ENDIF)| { \|$(SED_IFNDEF)|d; \|$(SED_ENDIF)|d; } }' $(RTL_DIR)/*.$(RTL_SUFFIX)
21695e18f18SLuoshan Caielse
21754cc3a06STang Haojinifeq ($(ENABLE_XPROP),1)
21805b9cfb3SHaojin Tang	sed -i -e "s/\$$fatal/assert(1\'b0)/g" $(RTL_DIR)/*.$(RTL_SUFFIX)
21954cc3a06STang Haojinelse
220d4119b5eSHaojin Tang	sed -i -e 's/$$fatal/xs_assert_v2(`__FILE__, `__LINE__)/g' $(RTL_DIR)/*.$(RTL_SUFFIX)
22195e18f18SLuoshan Caiendif
22254cc3a06STang Haojinendif
22305b9cfb3SHaojin Tang	sed -i -e "s/\$$error(/\$$fwrite(32\'h80000002, /g" $(RTL_DIR)/*.$(RTL_SUFFIX)
224c92e74ddSTang Haojinendif
22519dedbf6SZihao Yu
226e354ebdcSZihao Yusim-verilog: $(SIM_TOP_V)
227e354ebdcSZihao Yu
228a3e87608SWilliam Wangclean:
229a3e87608SWilliam Wang	$(MAKE) -C ./difftest clean
23051e45dbbSTang Haojin	rm -rf $(BUILD_DIR)
2310016469dSZihao Yu
2329e38a5d4Slinjiaweiinit:
2339e38a5d4Slinjiawei	git submodule update --init
2348891a219SYinan Xu	cd rocket-chip && git submodule update --init cde hardfloat
2355c060727Ssumailyyc	cd openLLC && git submodule update --init openNCB
2369e38a5d4Slinjiawei
237917276a0SJiuyang liubump:
238917276a0SJiuyang liu	git submodule foreach "git fetch origin&&git checkout master&&git reset --hard origin/master"
239917276a0SJiuyang liu
240917276a0SJiuyang liubsp:
24116cf0dd4SJiawei Lin	mill -i mill.bsp.BSP/install
2422225d46eSJiawei Lin
2430af3f746SJiawei Linidea:
244e3da8badSTang Haojin	mill -i mill.idea.GenIdea/idea
2450af3f746SJiawei Lin
246cf7d6b7aSMuzicheck-format:
247cf7d6b7aSMuzi	mill xiangshan.checkFormat
248cf7d6b7aSMuzi
249cf7d6b7aSMuzireformat:
250cf7d6b7aSMuzi	mill xiangshan.reformat
251cf7d6b7aSMuzi
252a3e87608SWilliam Wang# verilator simulation
2537d45a146SYinan Xuemu: sim-verilog
25405b9cfb3SHaojin Tang	$(MAKE) -C ./difftest emu SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX)
255a3e87608SWilliam Wang
2567d45a146SYinan Xuemu-run: emu
25705b9cfb3SHaojin Tang	$(MAKE) -C ./difftest emu-run SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX)
258a3e87608SWilliam Wang
259a3e87608SWilliam Wang# vcs simulation
260b280e436STang Haojinsimv: sim-verilog
26105b9cfb3SHaojin Tang	$(MAKE) -C ./difftest simv SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX)
262a3e87608SWilliam Wang
26354cc3a06STang Haojinsimv-run:
26405b9cfb3SHaojin Tang	$(MAKE) -C ./difftest simv-run SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX)
26554cc3a06STang Haojin
2661fcb3bc0SKunlin You# palladium simulation
2671fcb3bc0SKunlin Youpldm-build: sim-verilog
26805b9cfb3SHaojin Tang	$(MAKE) -C ./difftest pldm-build SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX)
2691fcb3bc0SKunlin You
2701fcb3bc0SKunlin Youpldm-run:
27105b9cfb3SHaojin Tang	$(MAKE) -C ./difftest pldm-run SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX)
2721fcb3bc0SKunlin You
2731fcb3bc0SKunlin Youpldm-debug:
27405b9cfb3SHaojin Tang	$(MAKE) -C ./difftest pldm-debug SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX)
2751fcb3bc0SKunlin You
27651981c77SbugGeneratorinclude Makefile.test
27751981c77SbugGenerator
278720dd621STang Haojininclude src/main/scala/device/standalone/standalone_device.mk
279720dd621STang Haojin
280e354ebdcSZihao Yu.PHONY: verilog sim-verilog emu clean help init bump bsp $(REF_SO)
281