xref: /XiangShan/Makefile (revision 602aa9f1a8fb63310bea30e8b3e247e5aca5f123)
1c6d43980SLemover#***************************************************************************************
22993c5ecSHaojin Tang# Copyright (c) 2024 Beijing Institute of Open Source Chip (BOSC)
32993c5ecSHaojin Tang# Copyright (c) 2020-2024 Institute of Computing Technology, Chinese Academy of Sciences
4f320e0f0SYinan Xu# Copyright (c) 2020-2021 Peng Cheng Laboratory
5c6d43980SLemover#
6c6d43980SLemover# XiangShan is licensed under Mulan PSL v2.
7c6d43980SLemover# You can use this software according to the terms and conditions of the Mulan PSL v2.
8c6d43980SLemover# You may obtain a copy of Mulan PSL v2 at:
9c6d43980SLemover#          http://license.coscl.org.cn/MulanPSL2
10c6d43980SLemover#
11c6d43980SLemover# THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
12c6d43980SLemover# EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
13c6d43980SLemover# MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
14c6d43980SLemover#
15c6d43980SLemover# See the Mulan PSL v2 for more details.
16c6d43980SLemover#***************************************************************************************
17c6d43980SLemover
18c786d283SLingrui98BUILD_DIR = ./build
1945f43e6eSTang HaojinRTL_DIR = $(BUILD_DIR)/rtl
2051e45dbbSTang Haojin
2118179bb9STang HaojinTOP = $(XSTOP_PREFIX)XSTop
2251e45dbbSTang HaojinSIM_TOP = SimTop
2351e45dbbSTang Haojin
2451e45dbbSTang HaojinFPGATOP = top.TopMain
2551e45dbbSTang HaojinSIMTOP  = top.SimTop
2651e45dbbSTang Haojin
2705b9cfb3SHaojin TangRTL_SUFFIX ?= sv
2805b9cfb3SHaojin TangTOP_V = $(RTL_DIR)/$(TOP).$(RTL_SUFFIX)
2905b9cfb3SHaojin TangSIM_TOP_V = $(RTL_DIR)/$(SIM_TOP).$(RTL_SUFFIX)
3051e45dbbSTang Haojin
3184e9d6ebSZihao YuSCALA_FILE = $(shell find ./src/main/scala -name '*.scala')
321a772c7eSZihao YuTEST_FILE = $(shell find ./src/test/scala -name '*.scala')
3351e45dbbSTang Haojin
34885733f1SZihao YuMEM_GEN = ./scripts/vlsi_mem_gen
35b665b650STang HaojinMEM_GEN_SEP = ./scripts/gen_sep_mem.sh
3684e9d6ebSZihao Yu
3705f23f57SWilliam WangCONFIG ?= DefaultConfig
3818432bcfSYinan XuNUM_CORES ?= 1
3985271363SzhanglinjuanISSUE ?= E.b
40c92e74ddSTang HaojinCHISEL_TARGET ?= systemverilog
411fc8b877Szhanglinjuan
42881e32f5SZifei ZhangSUPPORT_CHI_ISSUE = B C E.b
431fc8b877Szhanglinjuanifeq ($(findstring $(ISSUE), $(SUPPORT_CHI_ISSUE)),)
441fc8b877Szhanglinjuan$(error "Unsupported CHI issue: $(ISSUE)")
451fc8b877Szhanglinjuanendif
46cc358710SLinJiawei
47720dd621STang Haojinifneq ($(shell echo "$(MAKECMDGOALS)" | grep ' '),)
48720dd621STang Haojin$(error At most one target can be specified)
49720dd621STang Haojinendif
501bf1fe03SHaojin Tang
511bf1fe03SHaojin Tangifeq ($(MAKECMDGOALS),)
521bf1fe03SHaojin TangGOALS = verilog
531bf1fe03SHaojin Tangelse
541bf1fe03SHaojin TangGOALS = $(MAKECMDGOALS)
551bf1fe03SHaojin Tangendif
561bf1fe03SHaojin Tang
578c9adf0cSTang Haojin# JVM memory configurations
588c9adf0cSTang HaojinJVM_XMX ?= 40G
598c9adf0cSTang HaojinJVM_XSS ?= 256m
608c9adf0cSTang Haojin
618c9adf0cSTang Haojin# mill arguments for build.sc
628c9adf0cSTang HaojinMILL_BUILD_ARGS = -Djvm-xmx=$(JVM_XMX) -Djvm-xss=$(JVM_XSS)
638c9adf0cSTang Haojin
64d3126fd3STang Haojin# common chisel args
6505b9cfb3SHaojin TangFPGA_MEM_ARGS = --firtool-opt "--repl-seq-mem --repl-seq-mem-file=$(TOP).$(RTL_SUFFIX).conf"
6605b9cfb3SHaojin TangSIM_MEM_ARGS = --firtool-opt "--repl-seq-mem --repl-seq-mem-file=$(SIM_TOP).$(RTL_SUFFIX).conf"
67c92e74ddSTang HaojinMFC_ARGS = --dump-fir --target $(CHISEL_TARGET) --split-verilog \
68afbe002eSxiaofeibao-xjtu           --firtool-opt "-O=release --disable-annotation-unknown --lowering-options=explicitBitcast,disallowLocalVariables,disallowPortDeclSharing,locationInfoStyle=none"
69cc358710SLinJiawei
70414f1bf4STang Haojin# prefix of XSTop or XSNoCTop
71a5b77de4STang Haojinifneq ($(XSTOP_PREFIX),)
72414f1bf4STang HaojinCOMMON_EXTRA_ARGS += --xstop-prefix $(XSTOP_PREFIX)
73a5b77de4STang Haojinendif
74a5b77de4STang Haojin
75529b1cfdSTang Haojin# IMSIC use TileLink rather than AXI4Lite
76529b1cfdSTang Haojinifeq ($(IMSIC_USE_TL),1)
77529b1cfdSTang HaojinCOMMON_EXTRA_ARGS += --imsic-use-tl
78720dd621STang Haojinendif
79720dd621STang Haojin
80d084f29cSTang Haojin# enable or disable dfx manually
814b2c87baS梁森 Liang Senifeq ($(DFX),1)
82d084f29cSTang HaojinCOMMON_EXTRA_ARGS += --dfx true
83d084f29cSTang Haojinelse
84d084f29cSTang Haojinifeq ($(DFX),0)
85d084f29cSTang HaojinCOMMON_EXTRA_ARGS += --dfx false
86d084f29cSTang Haojinendif
874b2c87baS梁森 Liang Senendif
884b2c87baS梁森 Liang Sen
89*602aa9f1Scz4e# enable or disable sram ctl maunally
90*602aa9f1Scz4eifeq ($(SRAM_WITH_CTL),1)
91*602aa9f1Scz4eCOMMON_EXTRA_ARGS += --sram-with-ctl
92*602aa9f1Scz4eendif
93*602aa9f1Scz4e
94414f1bf4STang Haojin# L2 cache size in KB
95414f1bf4STang Haojinifneq ($(L2_CACHE_SIZE),)
96414f1bf4STang HaojinCOMMON_EXTRA_ARGS += --l2-cache-size $(L2_CACHE_SIZE)
97414f1bf4STang Haojinendif
98414f1bf4STang Haojin
99414f1bf4STang Haojin# L3 cache size in KB
100414f1bf4STang Haojinifneq ($(L3_CACHE_SIZE),)
101414f1bf4STang HaojinCOMMON_EXTRA_ARGS += --l3-cache-size $(L3_CACHE_SIZE)
102414f1bf4STang Haojinendif
103414f1bf4STang Haojin
1044a699e27Szhanglinjuan# seperate bus for DebugModule
1054a699e27Szhanglinjuanifeq ($(SEPERATE_DM_BUS),1)
1064a699e27SzhanglinjuanCOMMON_EXTRA_ARGS += --seperate-dm-bus
1074a699e27Szhanglinjuanendif
1084a699e27Szhanglinjuan
1095bd65c56STang Haojin# configuration from yaml file
1105bd65c56STang Haojinifneq ($(YAML_CONFIG),)
1115bd65c56STang HaojinCOMMON_EXTRA_ARGS += --yaml-config $(YAML_CONFIG)
1125bd65c56STang Haojinendif
1135bd65c56STang Haojin
11496f46b96STang Haojin# hart id bits
11596f46b96STang Haojinifneq ($(HART_ID_BITS),)
11696f46b96STang HaojinCOMMON_EXTRA_ARGS += --hartidbits $(HART_ID_BITS)
11796f46b96STang Haojinendif
11896f46b96STang Haojin
119414f1bf4STang Haojin# public args sumup
120414f1bf4STang HaojinRELEASE_ARGS += $(MFC_ARGS) $(COMMON_EXTRA_ARGS)
121414f1bf4STang HaojinDEBUG_ARGS += $(MFC_ARGS) $(COMMON_EXTRA_ARGS)
122907d5012Sklin02override PLDM_ARGS += $(MFC_ARGS) $(COMMON_EXTRA_ARGS)
123414f1bf4STang Haojin
124de74d363SYinan Xu# co-simulation with DRAMsim3
125de74d363SYinan Xuifeq ($(WITH_DRAMSIM3),1)
126de74d363SYinan Xuifndef DRAMSIM3_HOME
127de74d363SYinan Xu$(error DRAMSIM3_HOME is not set)
128de74d363SYinan Xuendif
129de74d363SYinan Xuoverride SIM_ARGS += --with-dramsim3
130de74d363SYinan Xuendif
131de74d363SYinan Xu
132b8890d17SZifei Zhang# run emu with chisel-db
133b8890d17SZifei Zhangifeq ($(WITH_CHISELDB),1)
134b8890d17SZifei Zhangoverride SIM_ARGS += --with-chiseldb
135b8890d17SZifei Zhangendif
136b8890d17SZifei Zhang
137839e5512SZifei Zhang# run emu with chisel-db
138839e5512SZifei Zhangifeq ($(WITH_ROLLINGDB),1)
139839e5512SZifei Zhangoverride SIM_ARGS += --with-rollingdb
140839e5512SZifei Zhangendif
141839e5512SZifei Zhang
1429eee369fSKamimiao# enable ResetGen
1439eee369fSKamimiaoifeq ($(WITH_RESETGEN),1)
1449eee369fSKamimiaooverride SIM_ARGS += --reset-gen
1459eee369fSKamimiaoendif
1469eee369fSKamimiao
1479eee369fSKamimiao# run with disable all perf
1489eee369fSKamimiaoifeq ($(DISABLE_PERF),1)
1499eee369fSKamimiaooverride SIM_ARGS += --disable-perf
1509eee369fSKamimiaoendif
1519eee369fSKamimiao
15237b8fdeeSKamimiao# run with disable all db
15337b8fdeeSKamimiaoifeq ($(DISABLE_ALWAYSDB),1)
15437b8fdeeSKamimiaooverride SIM_ARGS += --disable-alwaysdb
15537b8fdeeSKamimiaoendif
15637b8fdeeSKamimiao
157047e34f9SMaxpicca-Li# dynamic switch CONSTANTIN
158c686adcdSYinan Xuifeq ($(WITH_CONSTANTIN),1)
159047e34f9SMaxpicca-Lioverride SIM_ARGS += --with-constantin
160047e34f9SMaxpicca-Liendif
161047e34f9SMaxpicca-Li
1621545277aSYinan Xu# emu for the release version
163bbb9b7beSTang HaojinRELEASE_ARGS += --fpga-platform --disable-all --remove-assert --reset-gen --firtool-opt --ignore-read-enable-mem
16451e45dbbSTang HaojinDEBUG_ARGS   += --enable-difftest
165907d5012Sklin02override PLDM_ARGS += --enable-difftest
1661545277aSYinan Xuifeq ($(RELEASE),1)
1671545277aSYinan Xuoverride SIM_ARGS += $(RELEASE_ARGS)
16895e18f18SLuoshan Caielse ifeq ($(PLDM),1)
16995e18f18SLuoshan Caioverride SIM_ARGS += $(PLDM_ARGS)
170cbe9a847SYinan Xuelse
171cbe9a847SYinan Xuoverride SIM_ARGS += $(DEBUG_ARGS)
1721545277aSYinan Xuendif
1731545277aSYinan Xu
174907d5012Sklin02# use RELEASE_ARGS for TopMain by default
175907d5012Sklin02ifeq ($(PLDM), 1)
176907d5012Sklin02TOPMAIN_ARGS += $(PLDM_ARGS)
177907d5012Sklin02else
178907d5012Sklin02TOPMAIN_ARGS += $(RELEASE_ARGS)
179907d5012Sklin02endif
180907d5012Sklin02
181672098b7SZihao YuTIMELOG = $(BUILD_DIR)/time.log
182d7a3496cSEaston ManTIME_CMD = time -avp -o $(TIMELOG)
183672098b7SZihao Yu
1841fcb3bc0SKunlin Youifeq ($(PLDM),1)
1851fcb3bc0SKunlin YouSED_IFNDEF = `ifndef SYNTHESIS	// src/main/scala/device/RocketDebugWrapper.scala
1861fcb3bc0SKunlin YouSED_ENDIF  = `endif // not def SYNTHESIS
1871fcb3bc0SKunlin Youendif
1881fcb3bc0SKunlin You
1890016469dSZihao Yu.DEFAULT_GOAL = verilog
1900016469dSZihao Yu
191d22ebddaSZihao Yuhelp:
192e3da8badSTang Haojin	mill -i xiangshan.runMain $(FPGATOP) --help
193d22ebddaSZihao Yu
194ce34d21eSJiuyue Maversion:
195ce34d21eSJiuyue Ma	mill -i xiangshan.runMain $(FPGATOP) --version
196ce34d21eSJiuyue Ma
197ce34d21eSJiuyue Majar:
198ce34d21eSJiuyue Ma	mill -i xiangshan.assembly
199ce34d21eSJiuyue Ma
200ce34d21eSJiuyue Matest-jar:
201ce34d21eSJiuyue Ma	mill -i xiangshan.test.assembly
202ce34d21eSJiuyue Ma
2034b2c87baS梁森 Liang Sencomp:
2044b2c87baS梁森 Liang Sen	mill -i xiangshan.compile
2054b2c87baS梁森 Liang Sen	mill -i xiangshan.test.compile
2064b2c87baS梁森 Liang Sen
20784e9d6ebSZihao Yu$(TOP_V): $(SCALA_FILE)
20884e9d6ebSZihao Yu	mkdir -p $(@D)
2098c9adf0cSTang Haojin	$(TIME_CMD) mill -i $(MILL_BUILD_ARGS) xiangshan.runMain $(FPGATOP)   \
2101fc8b877Szhanglinjuan		--target-dir $(@D) --config $(CONFIG) --issue $(ISSUE) $(FPGA_MEM_ARGS)		\
211907d5012Sklin02		--num-cores $(NUM_CORES) $(TOPMAIN_ARGS)
212c92e74ddSTang Haojinifeq ($(CHISEL_TARGET),systemverilog)
213720dd621STang Haojin	$(MEM_GEN_SEP) "$(MEM_GEN)" "[email protected]" "$(@D)"
214dfc810aeSJiawei Lin	@git log -n 1 >> .__head__
215dfc810aeSJiawei Lin	@git diff >> .__diff__
216dfc810aeSJiawei Lin	@sed -i 's/^/\/\// ' .__head__
217dfc810aeSJiawei Lin	@sed -i 's/^/\/\//' .__diff__
218dfc810aeSJiawei Lin	@cat .__head__ .__diff__ $@ > .__out__
219dfc810aeSJiawei Lin	@mv .__out__ $@
220dfc810aeSJiawei Lin	@rm .__head__ .__diff__
221c92e74ddSTang Haojinendif
222709152c8SWang Huizhe
2230016469dSZihao Yuverilog: $(TOP_V)
2240016469dSZihao Yu
2251a772c7eSZihao Yu$(SIM_TOP_V): $(SCALA_FILE) $(TEST_FILE)
22619dedbf6SZihao Yu	mkdir -p $(@D)
227d7a3496cSEaston Man	@echo -e "\n[mill] Generating Verilog files..." > $(TIMELOG)
228672098b7SZihao Yu	@date -R | tee -a $(TIMELOG)
2298c9adf0cSTang Haojin	$(TIME_CMD) mill -i $(MILL_BUILD_ARGS) xiangshan.test.runMain $(SIMTOP)    \
2301fc8b877Szhanglinjuan		--target-dir $(@D) --config $(CONFIG) --issue $(ISSUE) $(SIM_MEM_ARGS)		\
231c7d010e5SXuan Hu		--num-cores $(NUM_CORES) $(SIM_ARGS) --full-stacktrace
232c92e74ddSTang Haojinifeq ($(CHISEL_TARGET),systemverilog)
233720dd621STang Haojin	$(MEM_GEN_SEP) "$(MEM_GEN)" "[email protected]" "$(@D)"
234dfc810aeSJiawei Lin	@git log -n 1 >> .__head__
235dfc810aeSJiawei Lin	@git diff >> .__diff__
236dfc810aeSJiawei Lin	@sed -i 's/^/\/\// ' .__head__
237dfc810aeSJiawei Lin	@sed -i 's/^/\/\//' .__diff__
238dfc810aeSJiawei Lin	@cat .__head__ .__diff__ $@ > .__out__
239dfc810aeSJiawei Lin	@mv .__out__ $@
240dfc810aeSJiawei Lin	@rm .__head__ .__diff__
24195e18f18SLuoshan Caiifeq ($(PLDM),1)
24205b9cfb3SHaojin Tang	sed -i -e 's/$$fatal/$$finish/g' $(RTL_DIR)/*.$(RTL_SUFFIX)
24305b9cfb3SHaojin Tang	sed -i -e '/sed/! { \|$(SED_IFNDEF)|, \|$(SED_ENDIF)| { \|$(SED_IFNDEF)|d; \|$(SED_ENDIF)|d; } }' $(RTL_DIR)/*.$(RTL_SUFFIX)
24495e18f18SLuoshan Caielse
24554cc3a06STang Haojinifeq ($(ENABLE_XPROP),1)
24605b9cfb3SHaojin Tang	sed -i -e "s/\$$fatal/assert(1\'b0)/g" $(RTL_DIR)/*.$(RTL_SUFFIX)
24754cc3a06STang Haojinelse
248d4119b5eSHaojin Tang	sed -i -e 's/$$fatal/xs_assert_v2(`__FILE__, `__LINE__)/g' $(RTL_DIR)/*.$(RTL_SUFFIX)
24995e18f18SLuoshan Caiendif
25054cc3a06STang Haojinendif
25105b9cfb3SHaojin Tang	sed -i -e "s/\$$error(/\$$fwrite(32\'h80000002, /g" $(RTL_DIR)/*.$(RTL_SUFFIX)
252c92e74ddSTang Haojinendif
25319dedbf6SZihao Yu
254e354ebdcSZihao Yusim-verilog: $(SIM_TOP_V)
255e354ebdcSZihao Yu
256a3e87608SWilliam Wangclean:
257a3e87608SWilliam Wang	$(MAKE) -C ./difftest clean
25851e45dbbSTang Haojin	rm -rf $(BUILD_DIR)
2590016469dSZihao Yu
2609e38a5d4Slinjiaweiinit:
2619e38a5d4Slinjiawei	git submodule update --init
2628891a219SYinan Xu	cd rocket-chip && git submodule update --init cde hardfloat
2635c060727Ssumailyyc	cd openLLC && git submodule update --init openNCB
2649e38a5d4Slinjiawei
265917276a0SJiuyang liubump:
266917276a0SJiuyang liu	git submodule foreach "git fetch origin&&git checkout master&&git reset --hard origin/master"
267917276a0SJiuyang liu
268917276a0SJiuyang liubsp:
26916cf0dd4SJiawei Lin	mill -i mill.bsp.BSP/install
2702225d46eSJiawei Lin
2710af3f746SJiawei Linidea:
272e3da8badSTang Haojin	mill -i mill.idea.GenIdea/idea
2730af3f746SJiawei Lin
274cf7d6b7aSMuzicheck-format:
275cf7d6b7aSMuzi	mill xiangshan.checkFormat
276cf7d6b7aSMuzi
277cf7d6b7aSMuzireformat:
278cf7d6b7aSMuzi	mill xiangshan.reformat
279cf7d6b7aSMuzi
280a3e87608SWilliam Wang# verilator simulation
2817d45a146SYinan Xuemu: sim-verilog
28205b9cfb3SHaojin Tang	$(MAKE) -C ./difftest emu SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX)
283a3e87608SWilliam Wang
2847d45a146SYinan Xuemu-run: emu
28505b9cfb3SHaojin Tang	$(MAKE) -C ./difftest emu-run SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX)
286a3e87608SWilliam Wang
287a3e87608SWilliam Wang# vcs simulation
288b280e436STang Haojinsimv: sim-verilog
28905b9cfb3SHaojin Tang	$(MAKE) -C ./difftest simv SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX)
290a3e87608SWilliam Wang
29154cc3a06STang Haojinsimv-run:
29205b9cfb3SHaojin Tang	$(MAKE) -C ./difftest simv-run SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX)
29354cc3a06STang Haojin
2941fcb3bc0SKunlin You# palladium simulation
2951fcb3bc0SKunlin Youpldm-build: sim-verilog
29605b9cfb3SHaojin Tang	$(MAKE) -C ./difftest pldm-build SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX)
2971fcb3bc0SKunlin You
2981fcb3bc0SKunlin Youpldm-run:
29905b9cfb3SHaojin Tang	$(MAKE) -C ./difftest pldm-run SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX)
3001fcb3bc0SKunlin You
3011fcb3bc0SKunlin Youpldm-debug:
30205b9cfb3SHaojin Tang	$(MAKE) -C ./difftest pldm-debug SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX)
3031fcb3bc0SKunlin You
30451981c77SbugGeneratorinclude Makefile.test
30551981c77SbugGenerator
306720dd621STang Haojininclude src/main/scala/device/standalone/standalone_device.mk
307720dd621STang Haojin
308e354ebdcSZihao Yu.PHONY: verilog sim-verilog emu clean help init bump bsp $(REF_SO)
309