xref: /XiangShan/Makefile (revision 51e45dbbf87325e45ff2af6ca86ed6c7eed04464)
1c6d43980SLemover#***************************************************************************************
2c6d43980SLemover# Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu# Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover#
5c6d43980SLemover# XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover# You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover# You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover#          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover#
10c6d43980SLemover# THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover# EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover# MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover#
14c6d43980SLemover# See the Mulan PSL v2 for more details.
15c6d43980SLemover#***************************************************************************************
16c6d43980SLemover
17c786d283SLingrui98BUILD_DIR = ./build
18*51e45dbbSTang Haojin
19*51e45dbbSTang HaojinTOP = XSTop
20*51e45dbbSTang HaojinSIM_TOP = SimTop
21*51e45dbbSTang Haojin
22*51e45dbbSTang HaojinFPGATOP = top.TopMain
23*51e45dbbSTang HaojinSIMTOP  = top.SimTop
24*51e45dbbSTang Haojin
2584e9d6ebSZihao YuTOP_V = $(BUILD_DIR)/$(TOP).v
26*51e45dbbSTang HaojinSIM_TOP_V = $(BUILD_DIR)/$(SIM_TOP).v
27*51e45dbbSTang Haojin
2884e9d6ebSZihao YuSCALA_FILE = $(shell find ./src/main/scala -name '*.scala')
291a772c7eSZihao YuTEST_FILE = $(shell find ./src/test/scala -name '*.scala')
30*51e45dbbSTang Haojin
31885733f1SZihao YuMEM_GEN = ./scripts/vlsi_mem_gen
32b665b650STang HaojinMEM_GEN_SEP = ./scripts/gen_sep_mem.sh
33*51e45dbbSTang HaojinSPLIT_VERILOG = ./scripts/split_verilog.sh
3484e9d6ebSZihao Yu
35e8ab4e39SZihao YuIMAGE  ?= temp
3605f23f57SWilliam WangCONFIG ?= DefaultConfig
3718432bcfSYinan XuNUM_CORES ?= 1
38cc358710SLinJiaweiMFC ?= 0
39cc358710SLinJiawei
40*51e45dbbSTang Haojinifeq ($(MFC),1)
41*51e45dbbSTang HaojinChiselVersion=chisel
42*51e45dbbSTang HaojinFPGA_MEM_ARGS = --firtool-opt "--repl-seq-mem --repl-seq-mem-file=$(TOP).v.conf"
43*51e45dbbSTang HaojinSIM_MEM_ARGS = --firtool-opt "--repl-seq-mem --repl-seq-mem-file=$(SIM_TOP).v.conf"
44*51e45dbbSTang HaojinRELEASE_ARGS += --dump-fir --firtool-opt "-O=release --disable-annotation-unknown --lowering-options=explicitBitcast,disallowLocalVariables,disallowPortDeclSharing"
45*51e45dbbSTang HaojinDEBUG_ARGS += --dump-fir --firtool-opt "-O=release --disable-annotation-unknown --lowering-options=explicitBitcast,disallowLocalVariables,disallowPortDeclSharing"
46*51e45dbbSTang Haojinelse
47*51e45dbbSTang HaojinChiselVersion=chisel3
48cc358710SLinJiaweiFPGA_MEM_ARGS = --infer-rw --repl-seq-mem -c:$(FPGATOP):-o:$(@D)/$(@F).conf --gen-mem-verilog full
49cc358710SLinJiaweiSIM_MEM_ARGS = --infer-rw --repl-seq-mem -c:$(SIMTOP):-o:$(@D)/$(@F).conf --gen-mem-verilog full
50cc358710SLinJiaweiendif
51cc358710SLinJiawei
52de74d363SYinan Xu# co-simulation with DRAMsim3
53de74d363SYinan Xuifeq ($(WITH_DRAMSIM3),1)
54de74d363SYinan Xuifndef DRAMSIM3_HOME
55de74d363SYinan Xu$(error DRAMSIM3_HOME is not set)
56de74d363SYinan Xuendif
57de74d363SYinan Xuoverride SIM_ARGS += --with-dramsim3
58de74d363SYinan Xuendif
59de74d363SYinan Xu
60b8890d17SZifei Zhang# run emu with chisel-db
61b8890d17SZifei Zhangifeq ($(WITH_CHISELDB),1)
62b8890d17SZifei Zhangoverride SIM_ARGS += --with-chiseldb
63b8890d17SZifei Zhangendif
64b8890d17SZifei Zhang
65839e5512SZifei Zhang# run emu with chisel-db
66839e5512SZifei Zhangifeq ($(WITH_ROLLINGDB),1)
67839e5512SZifei Zhangoverride SIM_ARGS += --with-rollingdb
68839e5512SZifei Zhangendif
69839e5512SZifei Zhang
70047e34f9SMaxpicca-Li# dynamic switch CONSTANTIN
71047e34f9SMaxpicca-Liifeq ($(WITH_CONSTANTIN),0)
72047e34f9SMaxpicca-Li$(info disable WITH_CONSTANTIN)
73047e34f9SMaxpicca-Lielse
74047e34f9SMaxpicca-Lioverride SIM_ARGS += --with-constantin
75047e34f9SMaxpicca-Liendif
76047e34f9SMaxpicca-Li
771545277aSYinan Xu# emu for the release version
78*51e45dbbSTang HaojinRELEASE_ARGS += --disable-all --remove-assert --fpga-platform
79*51e45dbbSTang HaojinDEBUG_ARGS   += --enable-difftest
801545277aSYinan Xuifeq ($(RELEASE),1)
811545277aSYinan Xuoverride SIM_ARGS += $(RELEASE_ARGS)
82cbe9a847SYinan Xuelse
83cbe9a847SYinan Xuoverride SIM_ARGS += $(DEBUG_ARGS)
841545277aSYinan Xuendif
851545277aSYinan Xu
86672098b7SZihao YuTIMELOG = $(BUILD_DIR)/time.log
87672098b7SZihao YuTIME_CMD = time -a -o $(TIMELOG)
88672098b7SZihao Yu
89cc358710SLinJiaweiSED_CMD = sed -i -e 's/_\(aw\|ar\|w\|r\|b\)_\(\|bits_\)/_\1/g'
90cc358710SLinJiawei
910016469dSZihao Yu.DEFAULT_GOAL = verilog
920016469dSZihao Yu
93d22ebddaSZihao Yuhelp:
94*51e45dbbSTang Haojin	mill -i xiangshan[$(ChiselVersion)].runMain $(FPGATOP) --help
95d22ebddaSZihao Yu
9684e9d6ebSZihao Yu$(TOP_V): $(SCALA_FILE)
9784e9d6ebSZihao Yu	mkdir -p $(@D)
98*51e45dbbSTang Haojin	$(TIME_CMD) mill -i xiangshan[$(ChiselVersion)].runMain $(FPGATOP)   \
99*51e45dbbSTang Haojin		-td $(@D) --config $(CONFIG) $(FPGA_MEM_ARGS)                    \
100*51e45dbbSTang Haojin		--num-cores $(NUM_CORES) $(RELEASE_ARGS)
101cc358710SLinJiaweiifeq ($(MFC),1)
102*51e45dbbSTang Haojin	$(SPLIT_VERILOG) $(BUILD_DIR) $(TOP).v
103b665b650STang Haojin	$(MEM_GEN_SEP) "$(MEM_GEN)" "$(TOP_V).conf" "$(BUILD_DIR)"
104cc358710SLinJiaweiendif
105b665b650STang Haojin	$(SED_CMD) $@
106dfc810aeSJiawei Lin	@git log -n 1 >> .__head__
107dfc810aeSJiawei Lin	@git diff >> .__diff__
108dfc810aeSJiawei Lin	@sed -i 's/^/\/\// ' .__head__
109dfc810aeSJiawei Lin	@sed -i 's/^/\/\//' .__diff__
110dfc810aeSJiawei Lin	@cat .__head__ .__diff__ $@ > .__out__
111dfc810aeSJiawei Lin	@mv .__out__ $@
112dfc810aeSJiawei Lin	@rm .__head__ .__diff__
113709152c8SWang Huizhe
1140016469dSZihao Yuverilog: $(TOP_V)
1150016469dSZihao Yu
1161a772c7eSZihao Yu$(SIM_TOP_V): $(SCALA_FILE) $(TEST_FILE)
11719dedbf6SZihao Yu	mkdir -p $(@D)
118672098b7SZihao Yu	@echo "\n[mill] Generating Verilog files..." > $(TIMELOG)
119672098b7SZihao Yu	@date -R | tee -a $(TIMELOG)
120*51e45dbbSTang Haojin	$(TIME_CMD) mill -i xiangshan[$(ChiselVersion)].test.runMain $(SIMTOP)    \
121*51e45dbbSTang Haojin		-td $(@D) --config $(CONFIG) $(SIM_MEM_ARGS)                          \
122*51e45dbbSTang Haojin		--num-cores $(NUM_CORES) $(SIM_ARGS)
123cc358710SLinJiaweiifeq ($(MFC),1)
124*51e45dbbSTang Haojin	$(SPLIT_VERILOG) $(BUILD_DIR) $(SIM_TOP).v
125b665b650STang Haojin	$(MEM_GEN_SEP) "$(MEM_GEN)" "$(SIM_TOP_V).conf" "$(BUILD_DIR)"
126cc358710SLinJiaweiendif
127b665b650STang Haojin	$(SED_CMD) $@
128dfc810aeSJiawei Lin	@git log -n 1 >> .__head__
129dfc810aeSJiawei Lin	@git diff >> .__diff__
130dfc810aeSJiawei Lin	@sed -i 's/^/\/\// ' .__head__
131dfc810aeSJiawei Lin	@sed -i 's/^/\/\//' .__diff__
132dfc810aeSJiawei Lin	@cat .__head__ .__diff__ $@ > .__out__
133dfc810aeSJiawei Lin	@mv .__out__ $@
134dfc810aeSJiawei Lin	@rm .__head__ .__diff__
135c4401c32SYinan Xu	sed -i -e 's/$$fatal/xs_assert(`__LINE__)/g' $(SIM_TOP_V)
136*51e45dbbSTang Haojinifeq ($(MFC),1)
137*51e45dbbSTang Haojin	sed -i -e 's/__PERCENTAGE_M__/%m/g' $(SIM_TOP_V)
138*51e45dbbSTang Haojin	sed -i -e "s/\$$error(/\$$fwrite(32\'h80000002, /g" $(SIM_TOP_V)
139*51e45dbbSTang Haojinendif
14019dedbf6SZihao Yu
141e354ebdcSZihao Yusim-verilog: $(SIM_TOP_V)
142e354ebdcSZihao Yu
143a3e87608SWilliam Wangclean:
144a3e87608SWilliam Wang	$(MAKE) -C ./difftest clean
145*51e45dbbSTang Haojin	rm -rf $(BUILD_DIR)
1460016469dSZihao Yu
1479e38a5d4Slinjiaweiinit:
1489e38a5d4Slinjiawei	git submodule update --init
1498891a219SYinan Xu	cd rocket-chip && git submodule update --init cde hardfloat
1509e38a5d4Slinjiawei
151917276a0SJiuyang liubump:
152917276a0SJiuyang liu	git submodule foreach "git fetch origin&&git checkout master&&git reset --hard origin/master"
153917276a0SJiuyang liu
154917276a0SJiuyang liubsp:
15516cf0dd4SJiawei Lin	mill -i mill.bsp.BSP/install
1562225d46eSJiawei Lin
1570af3f746SJiawei Linidea:
1580af3f746SJiawei Lin	mill -i mill.scalalib.GenIdea/idea
1590af3f746SJiawei Lin
160a3e87608SWilliam Wang# verilator simulation
1617d45a146SYinan Xuemu: sim-verilog
162a3e87608SWilliam Wang	$(MAKE) -C ./difftest emu SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES)
163a3e87608SWilliam Wang
1647d45a146SYinan Xuemu-run: emu
165a3e87608SWilliam Wang	$(MAKE) -C ./difftest emu-run SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES)
166a3e87608SWilliam Wang
167a3e87608SWilliam Wang# vcs simulation
168a3e87608SWilliam Wangsimv:
169a3e87608SWilliam Wang	$(MAKE) -C ./difftest simv SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES)
170a3e87608SWilliam Wang
17151981c77SbugGeneratorinclude Makefile.test
17251981c77SbugGenerator
173e354ebdcSZihao Yu.PHONY: verilog sim-verilog emu clean help init bump bsp $(REF_SO)
174