xref: /XiangShan/Makefile (revision 51981c77c37dd3d7ecd4849a0cfb6b431a922958)
1c6d43980SLemover#***************************************************************************************
2c6d43980SLemover# Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu# Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover#
5c6d43980SLemover# XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover# You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover# You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover#          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover#
10c6d43980SLemover# THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover# EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover# MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover#
14c6d43980SLemover# See the Mulan PSL v2 for more details.
15c6d43980SLemover#***************************************************************************************
16c6d43980SLemover
178b037849SYinan XuTOP = XSTop
188b037849SYinan XuFPGATOP = top.TopMain
19c786d283SLingrui98BUILD_DIR = ./build
2084e9d6ebSZihao YuTOP_V = $(BUILD_DIR)/$(TOP).v
2184e9d6ebSZihao YuSCALA_FILE = $(shell find ./src/main/scala -name '*.scala')
221a772c7eSZihao YuTEST_FILE = $(shell find ./src/test/scala -name '*.scala')
23885733f1SZihao YuMEM_GEN = ./scripts/vlsi_mem_gen
2484e9d6ebSZihao Yu
252225d46eSJiawei LinSIMTOP  = top.SimTop
26e8ab4e39SZihao YuIMAGE  ?= temp
2705f23f57SWilliam WangCONFIG ?= DefaultConfig
2818432bcfSYinan XuNUM_CORES ?= 1
29cc358710SLinJiaweiMFC ?= 0
30cc358710SLinJiawei
31cc358710SLinJiaweiFPGA_MEM_ARGS = --infer-rw --repl-seq-mem -c:$(FPGATOP):-o:$(@D)/$(@F).conf --gen-mem-verilog full
32cc358710SLinJiaweiSIM_MEM_ARGS = --infer-rw --repl-seq-mem -c:$(SIMTOP):-o:$(@D)/$(@F).conf --gen-mem-verilog full
33cc358710SLinJiawei
341c746d3aScui fliter# select firrtl compiler
35cc358710SLinJiaweiifeq ($(MFC),1)
36cc358710SLinJiaweioverride FC_ARGS = --mfc
37714ba5a1SLinJiaweioverride FPGA_MEM_ARGS = --infer-rw
38714ba5a1SLinJiaweioverride SIM_MEM_ARGS = --infer-rw
39cc358710SLinJiaweiendif
40cc358710SLinJiawei
4107379a26SZihao Yu
42de74d363SYinan Xu# co-simulation with DRAMsim3
43de74d363SYinan Xuifeq ($(WITH_DRAMSIM3),1)
44de74d363SYinan Xuifndef DRAMSIM3_HOME
45de74d363SYinan Xu$(error DRAMSIM3_HOME is not set)
46de74d363SYinan Xuendif
47de74d363SYinan Xuoverride SIM_ARGS += --with-dramsim3
48de74d363SYinan Xuendif
49de74d363SYinan Xu
50eb163ef0SHaojin Tang# top-down
51eb163ef0SHaojin Tangifeq ($(ENABLE_TOPDOWN),1)
52eb163ef0SHaojin Tangoverride SIM_ARGS += --enable-topdown
53eb163ef0SHaojin Tangendif
54eb163ef0SHaojin Tang
551545277aSYinan Xu# emu for the release version
561545277aSYinan XuRELEASE_ARGS = --disable-all --remove-assert --fpga-platform
571545277aSYinan XuDEBUG_ARGS   = --enable-difftest
581545277aSYinan Xuifeq ($(RELEASE),1)
591545277aSYinan Xuoverride SIM_ARGS += $(RELEASE_ARGS)
60cbe9a847SYinan Xuelse
61cbe9a847SYinan Xuoverride SIM_ARGS += $(DEBUG_ARGS)
621545277aSYinan Xuendif
631545277aSYinan Xu
64672098b7SZihao YuTIMELOG = $(BUILD_DIR)/time.log
65672098b7SZihao YuTIME_CMD = time -a -o $(TIMELOG)
66672098b7SZihao Yu
67cc358710SLinJiaweiSED_CMD = sed -i -e 's/_\(aw\|ar\|w\|r\|b\)_\(\|bits_\)/_\1/g'
68cc358710SLinJiawei
69cc358710SLinJiawei# add comments to 'firrtl_black_box_resource_files'
70cc358710SLinJiaweiAWK_CMD = gawk -i inplace 'BEGIN{f=0} /FILE "firrtl_black_box_resource_files.f"/{f=1} !f{print $$0} f{print "//", $$0}'
71cc358710SLinJiawei
72cc358710SLinJiawei
730016469dSZihao Yu.DEFAULT_GOAL = verilog
740016469dSZihao Yu
75d22ebddaSZihao Yuhelp:
76cc358710SLinJiawei	mill -i XiangShan.runMain $(FPGATOP) --help
77d22ebddaSZihao Yu
7884e9d6ebSZihao Yu$(TOP_V): $(SCALA_FILE)
7984e9d6ebSZihao Yu	mkdir -p $(@D)
80b3b1e5c7SLinJiawei	$(TIME_CMD) mill -i XiangShan.runMain $(FPGATOP) -td $(@D)  \
81cc358710SLinJiawei		--config $(CONFIG)                                        \
82cc358710SLinJiawei		$(FPGA_MEM_ARGS)                                          \
83cc358710SLinJiawei		--num-cores $(NUM_CORES)                                  \
84cc358710SLinJiawei		$(RELEASE_ARGS) $(FC_ARGS)
85cc358710SLinJiawei	$(SED_CMD) $@
86cc358710SLinJiaweiifeq ($(MFC),1)
87cc358710SLinJiawei	$(AWK_CMD) $@
88cc358710SLinJiaweiendif
89dfc810aeSJiawei Lin	@git log -n 1 >> .__head__
90dfc810aeSJiawei Lin	@git diff >> .__diff__
91dfc810aeSJiawei Lin	@sed -i 's/^/\/\// ' .__head__
92dfc810aeSJiawei Lin	@sed -i 's/^/\/\//' .__diff__
93dfc810aeSJiawei Lin	@cat .__head__ .__diff__ $@ > .__out__
94dfc810aeSJiawei Lin	@mv .__out__ $@
95dfc810aeSJiawei Lin	@rm .__head__ .__diff__
96709152c8SWang Huizhe
970016469dSZihao Yuverilog: $(TOP_V)
980016469dSZihao Yu
992225d46eSJiawei LinSIM_TOP   = SimTop
10019dedbf6SZihao YuSIM_TOP_V = $(BUILD_DIR)/$(SIM_TOP).v
1011a772c7eSZihao Yu$(SIM_TOP_V): $(SCALA_FILE) $(TEST_FILE)
10219dedbf6SZihao Yu	mkdir -p $(@D)
103672098b7SZihao Yu	@echo "\n[mill] Generating Verilog files..." > $(TIMELOG)
104672098b7SZihao Yu	@date -R | tee -a $(TIMELOG)
10553d2b484SJiawei Lin	$(TIME_CMD) mill -i XiangShan.test.runMain $(SIMTOP) -td $(@D)  \
106cc358710SLinJiawei		--config $(CONFIG)                                            \
107cc358710SLinJiawei		$(SIM_MEM_ARGS)                                               \
108cc358710SLinJiawei		--num-cores $(NUM_CORES)                                      \
109cc358710SLinJiawei		$(SIM_ARGS) $(FC_ARGS)
110cc358710SLinJiawei	$(SED_CMD) $@
111cc358710SLinJiaweiifeq ($(MFC),1)
112cc358710SLinJiawei	$(AWK_CMD) $@
113cc358710SLinJiaweiendif
114dfc810aeSJiawei Lin	@git log -n 1 >> .__head__
115dfc810aeSJiawei Lin	@git diff >> .__diff__
116dfc810aeSJiawei Lin	@sed -i 's/^/\/\// ' .__head__
117dfc810aeSJiawei Lin	@sed -i 's/^/\/\//' .__diff__
118dfc810aeSJiawei Lin	@cat .__head__ .__diff__ $@ > .__out__
119dfc810aeSJiawei Lin	@mv .__out__ $@
120dfc810aeSJiawei Lin	@rm .__head__ .__diff__
121c4401c32SYinan Xu	sed -i -e 's/$$fatal/xs_assert(`__LINE__)/g' $(SIM_TOP_V)
12219dedbf6SZihao Yu
123e354ebdcSZihao Yusim-verilog: $(SIM_TOP_V)
124e354ebdcSZihao Yu
125a3e87608SWilliam Wangclean:
126a3e87608SWilliam Wang	$(MAKE) -C ./difftest clean
127c3515a9cSYinan Xu	rm -rf ./build
1280016469dSZihao Yu
1299e38a5d4Slinjiaweiinit:
1309e38a5d4Slinjiawei	git submodule update --init
13172060888SJiawei Lin	cd rocket-chip && git submodule update --init api-config-chipsalliance hardfloat
1329e38a5d4Slinjiawei
133917276a0SJiuyang liubump:
134917276a0SJiuyang liu	git submodule foreach "git fetch origin&&git checkout master&&git reset --hard origin/master"
135917276a0SJiuyang liu
136917276a0SJiuyang liubsp:
13716cf0dd4SJiawei Lin	mill -i mill.bsp.BSP/install
1382225d46eSJiawei Lin
1390af3f746SJiawei Linidea:
1400af3f746SJiawei Lin	mill -i mill.scalalib.GenIdea/idea
1410af3f746SJiawei Lin
142a3e87608SWilliam Wang# verilator simulation
143a3e87608SWilliam Wangemu:
144a3e87608SWilliam Wang	$(MAKE) -C ./difftest emu SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES)
145a3e87608SWilliam Wang
146a3e87608SWilliam Wangemu-run:
147a3e87608SWilliam Wang	$(MAKE) -C ./difftest emu-run SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES)
148a3e87608SWilliam Wang
149a3e87608SWilliam Wang# vcs simulation
150a3e87608SWilliam Wangsimv:
151a3e87608SWilliam Wang	$(MAKE) -C ./difftest simv SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES)
152a3e87608SWilliam Wang
153*51981c77SbugGeneratorinclude Makefile.test
154*51981c77SbugGenerator
155e354ebdcSZihao Yu.PHONY: verilog sim-verilog emu clean help init bump bsp $(REF_SO)
156