xref: /XiangShan/Makefile (revision 4b2c87ba1d7965f6f2b0a396be707a6e2f6fb345)
1c6d43980SLemover#***************************************************************************************
22993c5ecSHaojin Tang# Copyright (c) 2024 Beijing Institute of Open Source Chip (BOSC)
32993c5ecSHaojin Tang# Copyright (c) 2020-2024 Institute of Computing Technology, Chinese Academy of Sciences
4f320e0f0SYinan Xu# Copyright (c) 2020-2021 Peng Cheng Laboratory
5c6d43980SLemover#
6c6d43980SLemover# XiangShan is licensed under Mulan PSL v2.
7c6d43980SLemover# You can use this software according to the terms and conditions of the Mulan PSL v2.
8c6d43980SLemover# You may obtain a copy of Mulan PSL v2 at:
9c6d43980SLemover#          http://license.coscl.org.cn/MulanPSL2
10c6d43980SLemover#
11c6d43980SLemover# THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
12c6d43980SLemover# EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
13c6d43980SLemover# MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
14c6d43980SLemover#
15c6d43980SLemover# See the Mulan PSL v2 for more details.
16c6d43980SLemover#***************************************************************************************
17c6d43980SLemover
18c786d283SLingrui98BUILD_DIR = ./build
1945f43e6eSTang HaojinRTL_DIR = $(BUILD_DIR)/rtl
2051e45dbbSTang Haojin
2118179bb9STang HaojinTOP = $(XSTOP_PREFIX)XSTop
2251e45dbbSTang HaojinSIM_TOP = SimTop
2351e45dbbSTang Haojin
2451e45dbbSTang HaojinFPGATOP = top.TopMain
2551e45dbbSTang HaojinSIMTOP  = top.SimTop
2651e45dbbSTang Haojin
2705b9cfb3SHaojin TangRTL_SUFFIX ?= sv
2805b9cfb3SHaojin TangTOP_V = $(RTL_DIR)/$(TOP).$(RTL_SUFFIX)
2905b9cfb3SHaojin TangSIM_TOP_V = $(RTL_DIR)/$(SIM_TOP).$(RTL_SUFFIX)
3051e45dbbSTang Haojin
3184e9d6ebSZihao YuSCALA_FILE = $(shell find ./src/main/scala -name '*.scala')
321a772c7eSZihao YuTEST_FILE = $(shell find ./src/test/scala -name '*.scala')
3351e45dbbSTang Haojin
34885733f1SZihao YuMEM_GEN = ./scripts/vlsi_mem_gen
35b665b650STang HaojinMEM_GEN_SEP = ./scripts/gen_sep_mem.sh
3684e9d6ebSZihao Yu
3705f23f57SWilliam WangCONFIG ?= DefaultConfig
3818432bcfSYinan XuNUM_CORES ?= 1
3985271363SzhanglinjuanISSUE ?= E.b
40c92e74ddSTang HaojinCHISEL_TARGET ?= systemverilog
411fc8b877Szhanglinjuan
42881e32f5SZifei ZhangSUPPORT_CHI_ISSUE = B C E.b
431fc8b877Szhanglinjuanifeq ($(findstring $(ISSUE), $(SUPPORT_CHI_ISSUE)),)
441fc8b877Szhanglinjuan$(error "Unsupported CHI issue: $(ISSUE)")
451fc8b877Szhanglinjuanendif
46cc358710SLinJiawei
47720dd621STang Haojinifneq ($(shell echo "$(MAKECMDGOALS)" | grep ' '),)
48720dd621STang Haojin$(error At most one target can be specified)
49720dd621STang Haojinendif
501bf1fe03SHaojin Tang
511bf1fe03SHaojin Tangifeq ($(MAKECMDGOALS),)
521bf1fe03SHaojin TangGOALS = verilog
531bf1fe03SHaojin Tangelse
541bf1fe03SHaojin TangGOALS = $(MAKECMDGOALS)
551bf1fe03SHaojin Tangendif
561bf1fe03SHaojin Tang
578c9adf0cSTang Haojin# JVM memory configurations
588c9adf0cSTang HaojinJVM_XMX ?= 40G
598c9adf0cSTang HaojinJVM_XSS ?= 256m
608c9adf0cSTang Haojin
618c9adf0cSTang Haojin# mill arguments for build.sc
628c9adf0cSTang HaojinMILL_BUILD_ARGS = -Djvm-xmx=$(JVM_XMX) -Djvm-xss=$(JVM_XSS)
638c9adf0cSTang Haojin
64d3126fd3STang Haojin# common chisel args
6505b9cfb3SHaojin TangFPGA_MEM_ARGS = --firtool-opt "--repl-seq-mem --repl-seq-mem-file=$(TOP).$(RTL_SUFFIX).conf"
6605b9cfb3SHaojin TangSIM_MEM_ARGS = --firtool-opt "--repl-seq-mem --repl-seq-mem-file=$(SIM_TOP).$(RTL_SUFFIX).conf"
67c92e74ddSTang HaojinMFC_ARGS = --dump-fir --target $(CHISEL_TARGET) --split-verilog \
68afbe002eSxiaofeibao-xjtu           --firtool-opt "-O=release --disable-annotation-unknown --lowering-options=explicitBitcast,disallowLocalVariables,disallowPortDeclSharing,locationInfoStyle=none"
69cc358710SLinJiawei
70414f1bf4STang Haojin# prefix of XSTop or XSNoCTop
71a5b77de4STang Haojinifneq ($(XSTOP_PREFIX),)
72414f1bf4STang HaojinCOMMON_EXTRA_ARGS += --xstop-prefix $(XSTOP_PREFIX)
73a5b77de4STang Haojinendif
74a5b77de4STang Haojin
75414f1bf4STang Haojin# IMSIC use TileLink rather than AXI4Lite
76720dd621STang Haojinifeq ($(IMSIC_USE_TL),1)
77414f1bf4STang HaojinCOMMON_EXTRA_ARGS += --imsic-use-tl
78720dd621STang Haojinendif
79720dd621STang Haojin
80*4b2c87baS梁森 Liang Sen# IMSIC use TileLink rather than AXI4Lite
81*4b2c87baS梁森 Liang Senifeq ($(DFX),1)
82*4b2c87baS梁森 Liang SenCOMMON_EXTRA_ARGS += --enable-dfx
83*4b2c87baS梁森 Liang Senendif
84*4b2c87baS梁森 Liang Sen
85414f1bf4STang Haojin# L2 cache size in KB
86414f1bf4STang Haojinifneq ($(L2_CACHE_SIZE),)
87414f1bf4STang HaojinCOMMON_EXTRA_ARGS += --l2-cache-size $(L2_CACHE_SIZE)
88414f1bf4STang Haojinendif
89414f1bf4STang Haojin
90414f1bf4STang Haojin# L3 cache size in KB
91414f1bf4STang Haojinifneq ($(L3_CACHE_SIZE),)
92414f1bf4STang HaojinCOMMON_EXTRA_ARGS += --l3-cache-size $(L3_CACHE_SIZE)
93414f1bf4STang Haojinendif
94414f1bf4STang Haojin
954a699e27Szhanglinjuan# seperate bus for DebugModule
964a699e27Szhanglinjuanifeq ($(SEPERATE_DM_BUS),1)
974a699e27SzhanglinjuanCOMMON_EXTRA_ARGS += --seperate-dm-bus
984a699e27Szhanglinjuanendif
994a699e27Szhanglinjuan
1005bd65c56STang Haojin# configuration from yaml file
1015bd65c56STang Haojinifneq ($(YAML_CONFIG),)
1025bd65c56STang HaojinCOMMON_EXTRA_ARGS += --yaml-config $(YAML_CONFIG)
1035bd65c56STang Haojinendif
1045bd65c56STang Haojin
105414f1bf4STang Haojin# public args sumup
106414f1bf4STang HaojinRELEASE_ARGS += $(MFC_ARGS) $(COMMON_EXTRA_ARGS)
107414f1bf4STang HaojinDEBUG_ARGS += $(MFC_ARGS) $(COMMON_EXTRA_ARGS)
108907d5012Sklin02override PLDM_ARGS += $(MFC_ARGS) $(COMMON_EXTRA_ARGS)
109414f1bf4STang Haojin
110de74d363SYinan Xu# co-simulation with DRAMsim3
111de74d363SYinan Xuifeq ($(WITH_DRAMSIM3),1)
112de74d363SYinan Xuifndef DRAMSIM3_HOME
113de74d363SYinan Xu$(error DRAMSIM3_HOME is not set)
114de74d363SYinan Xuendif
115de74d363SYinan Xuoverride SIM_ARGS += --with-dramsim3
116de74d363SYinan Xuendif
117de74d363SYinan Xu
118b8890d17SZifei Zhang# run emu with chisel-db
119b8890d17SZifei Zhangifeq ($(WITH_CHISELDB),1)
120b8890d17SZifei Zhangoverride SIM_ARGS += --with-chiseldb
121b8890d17SZifei Zhangendif
122b8890d17SZifei Zhang
123839e5512SZifei Zhang# run emu with chisel-db
124839e5512SZifei Zhangifeq ($(WITH_ROLLINGDB),1)
125839e5512SZifei Zhangoverride SIM_ARGS += --with-rollingdb
126839e5512SZifei Zhangendif
127839e5512SZifei Zhang
1289eee369fSKamimiao# enable ResetGen
1299eee369fSKamimiaoifeq ($(WITH_RESETGEN),1)
1309eee369fSKamimiaooverride SIM_ARGS += --reset-gen
1319eee369fSKamimiaoendif
1329eee369fSKamimiao
1339eee369fSKamimiao# run with disable all perf
1349eee369fSKamimiaoifeq ($(DISABLE_PERF),1)
1359eee369fSKamimiaooverride SIM_ARGS += --disable-perf
1369eee369fSKamimiaoendif
1379eee369fSKamimiao
13837b8fdeeSKamimiao# run with disable all db
13937b8fdeeSKamimiaoifeq ($(DISABLE_ALWAYSDB),1)
14037b8fdeeSKamimiaooverride SIM_ARGS += --disable-alwaysdb
14137b8fdeeSKamimiaoendif
14237b8fdeeSKamimiao
143047e34f9SMaxpicca-Li# dynamic switch CONSTANTIN
144c686adcdSYinan Xuifeq ($(WITH_CONSTANTIN),1)
145047e34f9SMaxpicca-Lioverride SIM_ARGS += --with-constantin
146047e34f9SMaxpicca-Liendif
147047e34f9SMaxpicca-Li
1481545277aSYinan Xu# emu for the release version
149bbb9b7beSTang HaojinRELEASE_ARGS += --fpga-platform --disable-all --remove-assert --reset-gen --firtool-opt --ignore-read-enable-mem
15051e45dbbSTang HaojinDEBUG_ARGS   += --enable-difftest
151907d5012Sklin02override PLDM_ARGS += --enable-difftest
1521545277aSYinan Xuifeq ($(RELEASE),1)
1531545277aSYinan Xuoverride SIM_ARGS += $(RELEASE_ARGS)
15495e18f18SLuoshan Caielse ifeq ($(PLDM),1)
15595e18f18SLuoshan Caioverride SIM_ARGS += $(PLDM_ARGS)
156cbe9a847SYinan Xuelse
157cbe9a847SYinan Xuoverride SIM_ARGS += $(DEBUG_ARGS)
1581545277aSYinan Xuendif
1591545277aSYinan Xu
160907d5012Sklin02# use RELEASE_ARGS for TopMain by default
161907d5012Sklin02ifeq ($(PLDM), 1)
162907d5012Sklin02TOPMAIN_ARGS += $(PLDM_ARGS)
163907d5012Sklin02else
164907d5012Sklin02TOPMAIN_ARGS += $(RELEASE_ARGS)
165907d5012Sklin02endif
166907d5012Sklin02
167672098b7SZihao YuTIMELOG = $(BUILD_DIR)/time.log
168d7a3496cSEaston ManTIME_CMD = time -avp -o $(TIMELOG)
169672098b7SZihao Yu
1701fcb3bc0SKunlin Youifeq ($(PLDM),1)
1711fcb3bc0SKunlin YouSED_IFNDEF = `ifndef SYNTHESIS	// src/main/scala/device/RocketDebugWrapper.scala
1721fcb3bc0SKunlin YouSED_ENDIF  = `endif // not def SYNTHESIS
1731fcb3bc0SKunlin Youendif
1741fcb3bc0SKunlin You
1750016469dSZihao Yu.DEFAULT_GOAL = verilog
1760016469dSZihao Yu
177d22ebddaSZihao Yuhelp:
178e3da8badSTang Haojin	mill -i xiangshan.runMain $(FPGATOP) --help
179d22ebddaSZihao Yu
180ce34d21eSJiuyue Maversion:
181ce34d21eSJiuyue Ma	mill -i xiangshan.runMain $(FPGATOP) --version
182ce34d21eSJiuyue Ma
183ce34d21eSJiuyue Majar:
184ce34d21eSJiuyue Ma	mill -i xiangshan.assembly
185ce34d21eSJiuyue Ma
186ce34d21eSJiuyue Matest-jar:
187ce34d21eSJiuyue Ma	mill -i xiangshan.test.assembly
188ce34d21eSJiuyue Ma
189*4b2c87baS梁森 Liang Sencomp:
190*4b2c87baS梁森 Liang Sen	mill -i xiangshan.compile
191*4b2c87baS梁森 Liang Sen	mill -i xiangshan.test.compile
192*4b2c87baS梁森 Liang Sen
19384e9d6ebSZihao Yu$(TOP_V): $(SCALA_FILE)
19484e9d6ebSZihao Yu	mkdir -p $(@D)
1958c9adf0cSTang Haojin	$(TIME_CMD) mill -i $(MILL_BUILD_ARGS) xiangshan.runMain $(FPGATOP)   \
1961fc8b877Szhanglinjuan		--target-dir $(@D) --config $(CONFIG) --issue $(ISSUE) $(FPGA_MEM_ARGS)		\
197907d5012Sklin02		--num-cores $(NUM_CORES) $(TOPMAIN_ARGS)
198c92e74ddSTang Haojinifeq ($(CHISEL_TARGET),systemverilog)
199720dd621STang Haojin	$(MEM_GEN_SEP) "$(MEM_GEN)" "[email protected]" "$(@D)"
200dfc810aeSJiawei Lin	@git log -n 1 >> .__head__
201dfc810aeSJiawei Lin	@git diff >> .__diff__
202dfc810aeSJiawei Lin	@sed -i 's/^/\/\// ' .__head__
203dfc810aeSJiawei Lin	@sed -i 's/^/\/\//' .__diff__
204dfc810aeSJiawei Lin	@cat .__head__ .__diff__ $@ > .__out__
205dfc810aeSJiawei Lin	@mv .__out__ $@
206dfc810aeSJiawei Lin	@rm .__head__ .__diff__
207c92e74ddSTang Haojinendif
208709152c8SWang Huizhe
2090016469dSZihao Yuverilog: $(TOP_V)
2100016469dSZihao Yu
2111a772c7eSZihao Yu$(SIM_TOP_V): $(SCALA_FILE) $(TEST_FILE)
21219dedbf6SZihao Yu	mkdir -p $(@D)
213d7a3496cSEaston Man	@echo -e "\n[mill] Generating Verilog files..." > $(TIMELOG)
214672098b7SZihao Yu	@date -R | tee -a $(TIMELOG)
2158c9adf0cSTang Haojin	$(TIME_CMD) mill -i $(MILL_BUILD_ARGS) xiangshan.test.runMain $(SIMTOP)    \
2161fc8b877Szhanglinjuan		--target-dir $(@D) --config $(CONFIG) --issue $(ISSUE) $(SIM_MEM_ARGS)		\
217c7d010e5SXuan Hu		--num-cores $(NUM_CORES) $(SIM_ARGS) --full-stacktrace
218c92e74ddSTang Haojinifeq ($(CHISEL_TARGET),systemverilog)
219720dd621STang Haojin	$(MEM_GEN_SEP) "$(MEM_GEN)" "[email protected]" "$(@D)"
220dfc810aeSJiawei Lin	@git log -n 1 >> .__head__
221dfc810aeSJiawei Lin	@git diff >> .__diff__
222dfc810aeSJiawei Lin	@sed -i 's/^/\/\// ' .__head__
223dfc810aeSJiawei Lin	@sed -i 's/^/\/\//' .__diff__
224dfc810aeSJiawei Lin	@cat .__head__ .__diff__ $@ > .__out__
225dfc810aeSJiawei Lin	@mv .__out__ $@
226dfc810aeSJiawei Lin	@rm .__head__ .__diff__
22795e18f18SLuoshan Caiifeq ($(PLDM),1)
22805b9cfb3SHaojin Tang	sed -i -e 's/$$fatal/$$finish/g' $(RTL_DIR)/*.$(RTL_SUFFIX)
22905b9cfb3SHaojin Tang	sed -i -e '/sed/! { \|$(SED_IFNDEF)|, \|$(SED_ENDIF)| { \|$(SED_IFNDEF)|d; \|$(SED_ENDIF)|d; } }' $(RTL_DIR)/*.$(RTL_SUFFIX)
23095e18f18SLuoshan Caielse
23154cc3a06STang Haojinifeq ($(ENABLE_XPROP),1)
23205b9cfb3SHaojin Tang	sed -i -e "s/\$$fatal/assert(1\'b0)/g" $(RTL_DIR)/*.$(RTL_SUFFIX)
23354cc3a06STang Haojinelse
234d4119b5eSHaojin Tang	sed -i -e 's/$$fatal/xs_assert_v2(`__FILE__, `__LINE__)/g' $(RTL_DIR)/*.$(RTL_SUFFIX)
23595e18f18SLuoshan Caiendif
23654cc3a06STang Haojinendif
23705b9cfb3SHaojin Tang	sed -i -e "s/\$$error(/\$$fwrite(32\'h80000002, /g" $(RTL_DIR)/*.$(RTL_SUFFIX)
238c92e74ddSTang Haojinendif
23919dedbf6SZihao Yu
240e354ebdcSZihao Yusim-verilog: $(SIM_TOP_V)
241e354ebdcSZihao Yu
242a3e87608SWilliam Wangclean:
243a3e87608SWilliam Wang	$(MAKE) -C ./difftest clean
24451e45dbbSTang Haojin	rm -rf $(BUILD_DIR)
2450016469dSZihao Yu
2469e38a5d4Slinjiaweiinit:
2479e38a5d4Slinjiawei	git submodule update --init
2488891a219SYinan Xu	cd rocket-chip && git submodule update --init cde hardfloat
2495c060727Ssumailyyc	cd openLLC && git submodule update --init openNCB
2509e38a5d4Slinjiawei
251917276a0SJiuyang liubump:
252917276a0SJiuyang liu	git submodule foreach "git fetch origin&&git checkout master&&git reset --hard origin/master"
253917276a0SJiuyang liu
254917276a0SJiuyang liubsp:
25516cf0dd4SJiawei Lin	mill -i mill.bsp.BSP/install
2562225d46eSJiawei Lin
2570af3f746SJiawei Linidea:
258e3da8badSTang Haojin	mill -i mill.idea.GenIdea/idea
2590af3f746SJiawei Lin
260cf7d6b7aSMuzicheck-format:
261cf7d6b7aSMuzi	mill xiangshan.checkFormat
262cf7d6b7aSMuzi
263cf7d6b7aSMuzireformat:
264cf7d6b7aSMuzi	mill xiangshan.reformat
265cf7d6b7aSMuzi
266a3e87608SWilliam Wang# verilator simulation
2677d45a146SYinan Xuemu: sim-verilog
26805b9cfb3SHaojin Tang	$(MAKE) -C ./difftest emu SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX)
269a3e87608SWilliam Wang
2707d45a146SYinan Xuemu-run: emu
27105b9cfb3SHaojin Tang	$(MAKE) -C ./difftest emu-run SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX)
272a3e87608SWilliam Wang
273a3e87608SWilliam Wang# vcs simulation
274b280e436STang Haojinsimv: sim-verilog
27505b9cfb3SHaojin Tang	$(MAKE) -C ./difftest simv SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX)
276a3e87608SWilliam Wang
27754cc3a06STang Haojinsimv-run:
27805b9cfb3SHaojin Tang	$(MAKE) -C ./difftest simv-run SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX)
27954cc3a06STang Haojin
2801fcb3bc0SKunlin You# palladium simulation
2811fcb3bc0SKunlin Youpldm-build: sim-verilog
28205b9cfb3SHaojin Tang	$(MAKE) -C ./difftest pldm-build SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX)
2831fcb3bc0SKunlin You
2841fcb3bc0SKunlin Youpldm-run:
28505b9cfb3SHaojin Tang	$(MAKE) -C ./difftest pldm-run SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX)
2861fcb3bc0SKunlin You
2871fcb3bc0SKunlin Youpldm-debug:
28805b9cfb3SHaojin Tang	$(MAKE) -C ./difftest pldm-debug SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX)
2891fcb3bc0SKunlin You
29051981c77SbugGeneratorinclude Makefile.test
29151981c77SbugGenerator
292720dd621STang Haojininclude src/main/scala/device/standalone/standalone_device.mk
293720dd621STang Haojin
294e354ebdcSZihao Yu.PHONY: verilog sim-verilog emu clean help init bump bsp $(REF_SO)
295