xref: /XiangShan/Makefile (revision 45f43e6e5f88874a7573ff096d1e5c2855bd16c7)
1c6d43980SLemover#***************************************************************************************
2c6d43980SLemover# Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu# Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover#
5c6d43980SLemover# XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover# You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover# You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover#          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover#
10c6d43980SLemover# THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover# EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover# MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover#
14c6d43980SLemover# See the Mulan PSL v2 for more details.
15c6d43980SLemover#***************************************************************************************
16c6d43980SLemover
17c786d283SLingrui98BUILD_DIR = ./build
18*45f43e6eSTang HaojinRTL_DIR = $(BUILD_DIR)/rtl
1951e45dbbSTang Haojin
2051e45dbbSTang HaojinTOP = XSTop
2151e45dbbSTang HaojinSIM_TOP = SimTop
2251e45dbbSTang Haojin
2351e45dbbSTang HaojinFPGATOP = top.TopMain
2451e45dbbSTang HaojinSIMTOP  = top.SimTop
2551e45dbbSTang Haojin
26*45f43e6eSTang HaojinTOP_V = $(RTL_DIR)/$(TOP).v
27*45f43e6eSTang HaojinSIM_TOP_V = $(RTL_DIR)/$(SIM_TOP).v
2851e45dbbSTang Haojin
2984e9d6ebSZihao YuSCALA_FILE = $(shell find ./src/main/scala -name '*.scala')
301a772c7eSZihao YuTEST_FILE = $(shell find ./src/test/scala -name '*.scala')
3151e45dbbSTang Haojin
32885733f1SZihao YuMEM_GEN = ./scripts/vlsi_mem_gen
33b665b650STang HaojinMEM_GEN_SEP = ./scripts/gen_sep_mem.sh
3451e45dbbSTang HaojinSPLIT_VERILOG = ./scripts/split_verilog.sh
3584e9d6ebSZihao Yu
36e8ab4e39SZihao YuIMAGE  ?= temp
3705f23f57SWilliam WangCONFIG ?= DefaultConfig
3818432bcfSYinan XuNUM_CORES ?= 1
39cc358710SLinJiaweiMFC ?= 0
40cc358710SLinJiawei
41d3126fd3STang Haojin# common chisel args
42d3126fd3STang Haojinifeq ($(MFC),1)
43d3126fd3STang HaojinCHISEL_VERSION = chisel
4451e45dbbSTang HaojinFPGA_MEM_ARGS = --firtool-opt "--repl-seq-mem --repl-seq-mem-file=$(TOP).v.conf"
4551e45dbbSTang HaojinSIM_MEM_ARGS = --firtool-opt "--repl-seq-mem --repl-seq-mem-file=$(SIM_TOP).v.conf"
46*45f43e6eSTang HaojinMFC_ARGS = --dump-fir \
47d3126fd3STang Haojin           --firtool-opt "-O=release --disable-annotation-unknown --lowering-options=explicitBitcast,disallowLocalVariables,disallowPortDeclSharing"
48d3126fd3STang HaojinRELEASE_ARGS += $(MFC_ARGS)
49d3126fd3STang HaojinDEBUG_ARGS += $(MFC_ARGS)
5095e18f18SLuoshan CaiPLDM_ARGS += $(MFC_ARGS)
5151e45dbbSTang Haojinelse
52d3126fd3STang HaojinCHISEL_VERSION = chisel3
53cc358710SLinJiaweiFPGA_MEM_ARGS = --infer-rw --repl-seq-mem -c:$(FPGATOP):-o:$(@D)/$(@F).conf --gen-mem-verilog full
54cc358710SLinJiaweiSIM_MEM_ARGS = --infer-rw --repl-seq-mem -c:$(SIMTOP):-o:$(@D)/$(@F).conf --gen-mem-verilog full
55cc358710SLinJiaweiendif
56cc358710SLinJiawei
57de74d363SYinan Xu# co-simulation with DRAMsim3
58de74d363SYinan Xuifeq ($(WITH_DRAMSIM3),1)
59de74d363SYinan Xuifndef DRAMSIM3_HOME
60de74d363SYinan Xu$(error DRAMSIM3_HOME is not set)
61de74d363SYinan Xuendif
62de74d363SYinan Xuoverride SIM_ARGS += --with-dramsim3
63de74d363SYinan Xuendif
64de74d363SYinan Xu
65b8890d17SZifei Zhang# run emu with chisel-db
66b8890d17SZifei Zhangifeq ($(WITH_CHISELDB),1)
67b8890d17SZifei Zhangoverride SIM_ARGS += --with-chiseldb
68b8890d17SZifei Zhangendif
69b8890d17SZifei Zhang
70839e5512SZifei Zhang# run emu with chisel-db
71839e5512SZifei Zhangifeq ($(WITH_ROLLINGDB),1)
72839e5512SZifei Zhangoverride SIM_ARGS += --with-rollingdb
73839e5512SZifei Zhangendif
74839e5512SZifei Zhang
75047e34f9SMaxpicca-Li# dynamic switch CONSTANTIN
76047e34f9SMaxpicca-Liifeq ($(WITH_CONSTANTIN),0)
77047e34f9SMaxpicca-Li$(info disable WITH_CONSTANTIN)
78047e34f9SMaxpicca-Lielse
79047e34f9SMaxpicca-Lioverride SIM_ARGS += --with-constantin
80047e34f9SMaxpicca-Liendif
81047e34f9SMaxpicca-Li
821545277aSYinan Xu# emu for the release version
83da50abf9STang HaojinRELEASE_ARGS += --disable-all --remove-assert --fpga-platform
8451e45dbbSTang HaojinDEBUG_ARGS   += --enable-difftest
8595e18f18SLuoshan CaiPLDM_ARGS += --disable-all --fpga-platform
861545277aSYinan Xuifeq ($(RELEASE),1)
871545277aSYinan Xuoverride SIM_ARGS += $(RELEASE_ARGS)
8895e18f18SLuoshan Caielse ifeq ($(PLDM),1)
8995e18f18SLuoshan Caioverride SIM_ARGS += $(PLDM_ARGS)
90cbe9a847SYinan Xuelse
91cbe9a847SYinan Xuoverride SIM_ARGS += $(DEBUG_ARGS)
921545277aSYinan Xuendif
931545277aSYinan Xu
94672098b7SZihao YuTIMELOG = $(BUILD_DIR)/time.log
95672098b7SZihao YuTIME_CMD = time -a -o $(TIMELOG)
96672098b7SZihao Yu
97cc358710SLinJiaweiSED_CMD = sed -i -e 's/_\(aw\|ar\|w\|r\|b\)_\(\|bits_\)/_\1/g'
98cc358710SLinJiawei
990016469dSZihao Yu.DEFAULT_GOAL = verilog
1000016469dSZihao Yu
101d22ebddaSZihao Yuhelp:
102d3126fd3STang Haojin	mill -i xiangshan[$(CHISEL_VERSION)].runMain $(FPGATOP) --help
103d22ebddaSZihao Yu
10484e9d6ebSZihao Yu$(TOP_V): $(SCALA_FILE)
10584e9d6ebSZihao Yu	mkdir -p $(@D)
106d3126fd3STang Haojin	$(TIME_CMD) mill -i xiangshan[$(CHISEL_VERSION)].runMain $(FPGATOP)   \
10751e45dbbSTang Haojin		-td $(@D) --config $(CONFIG) $(FPGA_MEM_ARGS)                    \
10851e45dbbSTang Haojin		--num-cores $(NUM_CORES) $(RELEASE_ARGS)
109cc358710SLinJiaweiifeq ($(MFC),1)
110*45f43e6eSTang Haojin	$(SPLIT_VERILOG) $(RTL_DIR) $(TOP).v
111*45f43e6eSTang Haojin	$(MEM_GEN_SEP) "$(MEM_GEN)" "$(TOP_V).conf" "$(RTL_DIR)"
112cc358710SLinJiaweiendif
113b665b650STang Haojin	$(SED_CMD) $@
114dfc810aeSJiawei Lin	@git log -n 1 >> .__head__
115dfc810aeSJiawei Lin	@git diff >> .__diff__
116dfc810aeSJiawei Lin	@sed -i 's/^/\/\// ' .__head__
117dfc810aeSJiawei Lin	@sed -i 's/^/\/\//' .__diff__
118dfc810aeSJiawei Lin	@cat .__head__ .__diff__ $@ > .__out__
119dfc810aeSJiawei Lin	@mv .__out__ $@
120dfc810aeSJiawei Lin	@rm .__head__ .__diff__
121709152c8SWang Huizhe
1220016469dSZihao Yuverilog: $(TOP_V)
1230016469dSZihao Yu
1241a772c7eSZihao Yu$(SIM_TOP_V): $(SCALA_FILE) $(TEST_FILE)
12519dedbf6SZihao Yu	mkdir -p $(@D)
126672098b7SZihao Yu	@echo "\n[mill] Generating Verilog files..." > $(TIMELOG)
127672098b7SZihao Yu	@date -R | tee -a $(TIMELOG)
128d3126fd3STang Haojin	$(TIME_CMD) mill -i xiangshan[$(CHISEL_VERSION)].test.runMain $(SIMTOP)    \
12951e45dbbSTang Haojin		-td $(@D) --config $(CONFIG) $(SIM_MEM_ARGS)                          \
13051e45dbbSTang Haojin		--num-cores $(NUM_CORES) $(SIM_ARGS)
131cc358710SLinJiaweiifeq ($(MFC),1)
132*45f43e6eSTang Haojin	$(SPLIT_VERILOG) $(RTL_DIR) $(SIM_TOP).v
133*45f43e6eSTang Haojin	$(MEM_GEN_SEP) "$(MEM_GEN)" "$(SIM_TOP_V).conf" "$(RTL_DIR)"
134cc358710SLinJiaweiendif
135b665b650STang Haojin	$(SED_CMD) $@
136dfc810aeSJiawei Lin	@git log -n 1 >> .__head__
137dfc810aeSJiawei Lin	@git diff >> .__diff__
138dfc810aeSJiawei Lin	@sed -i 's/^/\/\// ' .__head__
139dfc810aeSJiawei Lin	@sed -i 's/^/\/\//' .__diff__
140dfc810aeSJiawei Lin	@cat .__head__ .__diff__ $@ > .__out__
141dfc810aeSJiawei Lin	@mv .__out__ $@
142dfc810aeSJiawei Lin	@rm .__head__ .__diff__
14395e18f18SLuoshan Caiifeq ($(PLDM),1)
14495e18f18SLuoshan Cai	sed -i -e 's/$$fatal/$$finish/g' $(SIM_TOP_V)
14595e18f18SLuoshan Cai	sed -i -e 's|`ifndef SYNTHESIS	// src/main/scala/device/RocketDebugWrapper.scala:141:11|`ifdef SYNTHESIS	// src/main/scala/device/RocketDebugWrapper.scala:141:11|g' $(SIM_TOP_V)
14695e18f18SLuoshan Caielse
147c4401c32SYinan Xu	sed -i -e 's/$$fatal/xs_assert(`__LINE__)/g' $(SIM_TOP_V)
14895e18f18SLuoshan Caiendif
14951e45dbbSTang Haojinifeq ($(MFC),1)
15051e45dbbSTang Haojin	sed -i -e "s/\$$error(/\$$fwrite(32\'h80000002, /g" $(SIM_TOP_V)
15151e45dbbSTang Haojinendif
15219dedbf6SZihao Yu
153e354ebdcSZihao Yusim-verilog: $(SIM_TOP_V)
154e354ebdcSZihao Yu
155a3e87608SWilliam Wangclean:
156a3e87608SWilliam Wang	$(MAKE) -C ./difftest clean
15751e45dbbSTang Haojin	rm -rf $(BUILD_DIR)
1580016469dSZihao Yu
1599e38a5d4Slinjiaweiinit:
1609e38a5d4Slinjiawei	git submodule update --init
1618891a219SYinan Xu	cd rocket-chip && git submodule update --init cde hardfloat
1629e38a5d4Slinjiawei
163917276a0SJiuyang liubump:
164917276a0SJiuyang liu	git submodule foreach "git fetch origin&&git checkout master&&git reset --hard origin/master"
165917276a0SJiuyang liu
166917276a0SJiuyang liubsp:
16716cf0dd4SJiawei Lin	mill -i mill.bsp.BSP/install
1682225d46eSJiawei Lin
1690af3f746SJiawei Linidea:
1700af3f746SJiawei Lin	mill -i mill.scalalib.GenIdea/idea
1710af3f746SJiawei Lin
172a3e87608SWilliam Wang# verilator simulation
1737d45a146SYinan Xuemu: sim-verilog
174a3e87608SWilliam Wang	$(MAKE) -C ./difftest emu SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES)
175a3e87608SWilliam Wang
1767d45a146SYinan Xuemu-run: emu
177a3e87608SWilliam Wang	$(MAKE) -C ./difftest emu-run SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES)
178a3e87608SWilliam Wang
179a3e87608SWilliam Wang# vcs simulation
180a3e87608SWilliam Wangsimv:
181a3e87608SWilliam Wang	$(MAKE) -C ./difftest simv SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES)
182a3e87608SWilliam Wang
18351981c77SbugGeneratorinclude Makefile.test
18451981c77SbugGenerator
185e354ebdcSZihao Yu.PHONY: verilog sim-verilog emu clean help init bump bsp $(REF_SO)
186