xref: /XiangShan/Makefile (revision 37b8fdee014787fb0fcef2682ed2c04af07fdeff)
1c6d43980SLemover#***************************************************************************************
2c6d43980SLemover# Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu# Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover#
5c6d43980SLemover# XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover# You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover# You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover#          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover#
10c6d43980SLemover# THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover# EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover# MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover#
14c6d43980SLemover# See the Mulan PSL v2 for more details.
15c6d43980SLemover#***************************************************************************************
16c6d43980SLemover
17c786d283SLingrui98BUILD_DIR = ./build
1845f43e6eSTang HaojinRTL_DIR = $(BUILD_DIR)/rtl
1951e45dbbSTang Haojin
2051e45dbbSTang HaojinTOP = XSTop
2151e45dbbSTang HaojinSIM_TOP = SimTop
2251e45dbbSTang Haojin
2351e45dbbSTang HaojinFPGATOP = top.TopMain
2451e45dbbSTang HaojinSIMTOP  = top.SimTop
2551e45dbbSTang Haojin
2645f43e6eSTang HaojinTOP_V = $(RTL_DIR)/$(TOP).v
2745f43e6eSTang HaojinSIM_TOP_V = $(RTL_DIR)/$(SIM_TOP).v
2851e45dbbSTang Haojin
2984e9d6ebSZihao YuSCALA_FILE = $(shell find ./src/main/scala -name '*.scala')
301a772c7eSZihao YuTEST_FILE = $(shell find ./src/test/scala -name '*.scala')
3151e45dbbSTang Haojin
32885733f1SZihao YuMEM_GEN = ./scripts/vlsi_mem_gen
33b665b650STang HaojinMEM_GEN_SEP = ./scripts/gen_sep_mem.sh
3451e45dbbSTang HaojinSPLIT_VERILOG = ./scripts/split_verilog.sh
3584e9d6ebSZihao Yu
36e8ab4e39SZihao YuIMAGE  ?= temp
3705f23f57SWilliam WangCONFIG ?= DefaultConfig
3818432bcfSYinan XuNUM_CORES ?= 1
39cc358710SLinJiaweiMFC ?= 0
40cc358710SLinJiawei
411bf1fe03SHaojin Tang
421bf1fe03SHaojin Tangifeq ($(MAKECMDGOALS),)
431bf1fe03SHaojin TangGOALS = verilog
441bf1fe03SHaojin Tangelse
451bf1fe03SHaojin TangGOALS = $(MAKECMDGOALS)
461bf1fe03SHaojin Tangendif
471bf1fe03SHaojin Tang
48d3126fd3STang Haojin# common chisel args
49d3126fd3STang Haojinifeq ($(MFC),1)
50d3126fd3STang HaojinCHISEL_VERSION = chisel
5151e45dbbSTang HaojinFPGA_MEM_ARGS = --firtool-opt "--repl-seq-mem --repl-seq-mem-file=$(TOP).v.conf"
5251e45dbbSTang HaojinSIM_MEM_ARGS = --firtool-opt "--repl-seq-mem --repl-seq-mem-file=$(SIM_TOP).v.conf"
53f4ef5325STang HaojinMFC_ARGS = --dump-fir --target verilog \
54afbe002eSxiaofeibao-xjtu           --firtool-opt "-O=release --disable-annotation-unknown --lowering-options=explicitBitcast,disallowLocalVariables,disallowPortDeclSharing,locationInfoStyle=none"
55d3126fd3STang HaojinRELEASE_ARGS += $(MFC_ARGS)
56d3126fd3STang HaojinDEBUG_ARGS += $(MFC_ARGS)
5795e18f18SLuoshan CaiPLDM_ARGS += $(MFC_ARGS)
5851e45dbbSTang Haojinelse
59d3126fd3STang HaojinCHISEL_VERSION = chisel3
60cc358710SLinJiaweiFPGA_MEM_ARGS = --infer-rw --repl-seq-mem -c:$(FPGATOP):-o:$(@D)/$(@F).conf --gen-mem-verilog full
61cc358710SLinJiaweiSIM_MEM_ARGS = --infer-rw --repl-seq-mem -c:$(SIMTOP):-o:$(@D)/$(@F).conf --gen-mem-verilog full
62cc358710SLinJiaweiendif
63cc358710SLinJiawei
64a5b77de4STang Haojinifneq ($(XSTOP_PREFIX),)
65a5b77de4STang HaojinRELEASE_ARGS += --xstop-prefix $(XSTOP_PREFIX)
66a5b77de4STang HaojinDEBUG_ARGS += --xstop-prefix $(XSTOP_PREFIX)
67a5b77de4STang HaojinPLDM_ARGS += --xstop-prefix $(XSTOP_PREFIX)
68a5b77de4STang Haojinendif
69a5b77de4STang Haojin
70de74d363SYinan Xu# co-simulation with DRAMsim3
71de74d363SYinan Xuifeq ($(WITH_DRAMSIM3),1)
72de74d363SYinan Xuifndef DRAMSIM3_HOME
73de74d363SYinan Xu$(error DRAMSIM3_HOME is not set)
74de74d363SYinan Xuendif
75de74d363SYinan Xuoverride SIM_ARGS += --with-dramsim3
76de74d363SYinan Xuendif
77de74d363SYinan Xu
78b8890d17SZifei Zhang# run emu with chisel-db
79b8890d17SZifei Zhangifeq ($(WITH_CHISELDB),1)
80b8890d17SZifei Zhangoverride SIM_ARGS += --with-chiseldb
81b8890d17SZifei Zhangendif
82b8890d17SZifei Zhang
83839e5512SZifei Zhang# run emu with chisel-db
84839e5512SZifei Zhangifeq ($(WITH_ROLLINGDB),1)
85839e5512SZifei Zhangoverride SIM_ARGS += --with-rollingdb
86839e5512SZifei Zhangendif
87839e5512SZifei Zhang
88*37b8fdeeSKamimiao# run with disable all db
89*37b8fdeeSKamimiaoifeq ($(DISABLE_ALWAYSDB),1)
90*37b8fdeeSKamimiaooverride SIM_ARGS += --disable-alwaysdb
91*37b8fdeeSKamimiaoendif
92*37b8fdeeSKamimiao
93047e34f9SMaxpicca-Li# dynamic switch CONSTANTIN
94047e34f9SMaxpicca-Liifeq ($(WITH_CONSTANTIN),0)
95047e34f9SMaxpicca-Li$(info disable WITH_CONSTANTIN)
96047e34f9SMaxpicca-Lielse
97047e34f9SMaxpicca-Lioverride SIM_ARGS += --with-constantin
98047e34f9SMaxpicca-Liendif
99047e34f9SMaxpicca-Li
1001545277aSYinan Xu# emu for the release version
1011bf1fe03SHaojin TangRELEASE_ARGS += --fpga-platform --disable-all --remove-assert
10251e45dbbSTang HaojinDEBUG_ARGS   += --enable-difftest
103321934c7SKunlin YouPLDM_ARGS    += --fpga-platform --enable-difftest
1041bf1fe03SHaojin Tangifeq ($(GOALS),verilog)
1051bf1fe03SHaojin TangRELEASE_ARGS += --disable-always-basic-diff
1061bf1fe03SHaojin Tangendif
1071545277aSYinan Xuifeq ($(RELEASE),1)
1081545277aSYinan Xuoverride SIM_ARGS += $(RELEASE_ARGS)
10995e18f18SLuoshan Caielse ifeq ($(PLDM),1)
11095e18f18SLuoshan Caioverride SIM_ARGS += $(PLDM_ARGS)
111cbe9a847SYinan Xuelse
112cbe9a847SYinan Xuoverride SIM_ARGS += $(DEBUG_ARGS)
1131545277aSYinan Xuendif
1141545277aSYinan Xu
115672098b7SZihao YuTIMELOG = $(BUILD_DIR)/time.log
116672098b7SZihao YuTIME_CMD = time -a -o $(TIMELOG)
117672098b7SZihao Yu
118cc358710SLinJiaweiSED_CMD = sed -i -e 's/_\(aw\|ar\|w\|r\|b\)_\(\|bits_\)/_\1/g'
119cc358710SLinJiawei
1201fcb3bc0SKunlin Youifeq ($(PLDM),1)
1211fcb3bc0SKunlin YouSED_IFNDEF = `ifndef SYNTHESIS	// src/main/scala/device/RocketDebugWrapper.scala
1221fcb3bc0SKunlin YouSED_ENDIF  = `endif // not def SYNTHESIS
1231fcb3bc0SKunlin Youendif
1241fcb3bc0SKunlin You
1250016469dSZihao Yu.DEFAULT_GOAL = verilog
1260016469dSZihao Yu
127d22ebddaSZihao Yuhelp:
128d3126fd3STang Haojin	mill -i xiangshan[$(CHISEL_VERSION)].runMain $(FPGATOP) --help
129d22ebddaSZihao Yu
13084e9d6ebSZihao Yu$(TOP_V): $(SCALA_FILE)
13184e9d6ebSZihao Yu	mkdir -p $(@D)
132d3126fd3STang Haojin	$(TIME_CMD) mill -i xiangshan[$(CHISEL_VERSION)].runMain $(FPGATOP)   \
13351e45dbbSTang Haojin		-td $(@D) --config $(CONFIG) $(FPGA_MEM_ARGS)                    \
13451e45dbbSTang Haojin		--num-cores $(NUM_CORES) $(RELEASE_ARGS)
135cc358710SLinJiaweiifeq ($(MFC),1)
13645f43e6eSTang Haojin	$(SPLIT_VERILOG) $(RTL_DIR) $(TOP).v
13745f43e6eSTang Haojin	$(MEM_GEN_SEP) "$(MEM_GEN)" "$(TOP_V).conf" "$(RTL_DIR)"
138cc358710SLinJiaweiendif
139b665b650STang Haojin	$(SED_CMD) $@
140dfc810aeSJiawei Lin	@git log -n 1 >> .__head__
141dfc810aeSJiawei Lin	@git diff >> .__diff__
142dfc810aeSJiawei Lin	@sed -i 's/^/\/\// ' .__head__
143dfc810aeSJiawei Lin	@sed -i 's/^/\/\//' .__diff__
144dfc810aeSJiawei Lin	@cat .__head__ .__diff__ $@ > .__out__
145dfc810aeSJiawei Lin	@mv .__out__ $@
146dfc810aeSJiawei Lin	@rm .__head__ .__diff__
147709152c8SWang Huizhe
1480016469dSZihao Yuverilog: $(TOP_V)
1490016469dSZihao Yu
1501a772c7eSZihao Yu$(SIM_TOP_V): $(SCALA_FILE) $(TEST_FILE)
15119dedbf6SZihao Yu	mkdir -p $(@D)
152672098b7SZihao Yu	@echo "\n[mill] Generating Verilog files..." > $(TIMELOG)
153672098b7SZihao Yu	@date -R | tee -a $(TIMELOG)
154d3126fd3STang Haojin	$(TIME_CMD) mill -i xiangshan[$(CHISEL_VERSION)].test.runMain $(SIMTOP)    \
15551e45dbbSTang Haojin		-td $(@D) --config $(CONFIG) $(SIM_MEM_ARGS)                          \
156c7d010e5SXuan Hu		--num-cores $(NUM_CORES) $(SIM_ARGS) --full-stacktrace
157cc358710SLinJiaweiifeq ($(MFC),1)
15845f43e6eSTang Haojin	$(SPLIT_VERILOG) $(RTL_DIR) $(SIM_TOP).v
15945f43e6eSTang Haojin	$(MEM_GEN_SEP) "$(MEM_GEN)" "$(SIM_TOP_V).conf" "$(RTL_DIR)"
160cc358710SLinJiaweiendif
161b665b650STang Haojin	$(SED_CMD) $@
162dfc810aeSJiawei Lin	@git log -n 1 >> .__head__
163dfc810aeSJiawei Lin	@git diff >> .__diff__
164dfc810aeSJiawei Lin	@sed -i 's/^/\/\// ' .__head__
165dfc810aeSJiawei Lin	@sed -i 's/^/\/\//' .__diff__
166dfc810aeSJiawei Lin	@cat .__head__ .__diff__ $@ > .__out__
167dfc810aeSJiawei Lin	@mv .__out__ $@
168dfc810aeSJiawei Lin	@rm .__head__ .__diff__
16995e18f18SLuoshan Caiifeq ($(PLDM),1)
17095e18f18SLuoshan Cai	sed -i -e 's/$$fatal/$$finish/g' $(SIM_TOP_V)
1711fcb3bc0SKunlin You	sed -i -e '/sed/! { \|$(SED_IFNDEF)|, \|$(SED_ENDIF)| { \|$(SED_IFNDEF)|d; \|$(SED_ENDIF)|d; } }' $(SIM_TOP_V)
17295e18f18SLuoshan Caielse
173c4401c32SYinan Xu	sed -i -e 's/$$fatal/xs_assert(`__LINE__)/g' $(SIM_TOP_V)
17495e18f18SLuoshan Caiendif
17551e45dbbSTang Haojinifeq ($(MFC),1)
17651e45dbbSTang Haojin	sed -i -e "s/\$$error(/\$$fwrite(32\'h80000002, /g" $(SIM_TOP_V)
17751e45dbbSTang Haojinendif
17819dedbf6SZihao Yu
179e354ebdcSZihao Yusim-verilog: $(SIM_TOP_V)
180e354ebdcSZihao Yu
181a3e87608SWilliam Wangclean:
182a3e87608SWilliam Wang	$(MAKE) -C ./difftest clean
18351e45dbbSTang Haojin	rm -rf $(BUILD_DIR)
1840016469dSZihao Yu
1859e38a5d4Slinjiaweiinit:
1869e38a5d4Slinjiawei	git submodule update --init
1878891a219SYinan Xu	cd rocket-chip && git submodule update --init cde hardfloat
1889e38a5d4Slinjiawei
189917276a0SJiuyang liubump:
190917276a0SJiuyang liu	git submodule foreach "git fetch origin&&git checkout master&&git reset --hard origin/master"
191917276a0SJiuyang liu
192917276a0SJiuyang liubsp:
19316cf0dd4SJiawei Lin	mill -i mill.bsp.BSP/install
1942225d46eSJiawei Lin
1950af3f746SJiawei Linidea:
1960af3f746SJiawei Lin	mill -i mill.scalalib.GenIdea/idea
1970af3f746SJiawei Lin
198a3e87608SWilliam Wang# verilator simulation
1997d45a146SYinan Xuemu: sim-verilog
200a3e87608SWilliam Wang	$(MAKE) -C ./difftest emu SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES)
201a3e87608SWilliam Wang
2027d45a146SYinan Xuemu-run: emu
203a3e87608SWilliam Wang	$(MAKE) -C ./difftest emu-run SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES)
204a3e87608SWilliam Wang
205a3e87608SWilliam Wang# vcs simulation
206b280e436STang Haojinsimv: sim-verilog
207a3e87608SWilliam Wang	$(MAKE) -C ./difftest simv SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES)
208a3e87608SWilliam Wang
2091fcb3bc0SKunlin You# palladium simulation
2101fcb3bc0SKunlin Youpldm-build: sim-verilog
2111fcb3bc0SKunlin You	$(MAKE) -C ./difftest pldm-build SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES)
2121fcb3bc0SKunlin You
2131fcb3bc0SKunlin Youpldm-run:
2141fcb3bc0SKunlin You	$(MAKE) -C ./difftest pldm-run SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES)
2151fcb3bc0SKunlin You
2161fcb3bc0SKunlin Youpldm-debug:
2171fcb3bc0SKunlin You	$(MAKE) -C ./difftest pldm-debug SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES)
2181fcb3bc0SKunlin You
21951981c77SbugGeneratorinclude Makefile.test
22051981c77SbugGenerator
221e354ebdcSZihao Yu.PHONY: verilog sim-verilog emu clean help init bump bsp $(REF_SO)
222