xref: /XiangShan/Makefile (revision 2993c5ecece73b73073301e23435ca1b763d0b5f)
1c6d43980SLemover#***************************************************************************************
2*2993c5ecSHaojin Tang# Copyright (c) 2024 Beijing Institute of Open Source Chip (BOSC)
3*2993c5ecSHaojin Tang# Copyright (c) 2020-2024 Institute of Computing Technology, Chinese Academy of Sciences
4f320e0f0SYinan Xu# Copyright (c) 2020-2021 Peng Cheng Laboratory
5c6d43980SLemover#
6c6d43980SLemover# XiangShan is licensed under Mulan PSL v2.
7c6d43980SLemover# You can use this software according to the terms and conditions of the Mulan PSL v2.
8c6d43980SLemover# You may obtain a copy of Mulan PSL v2 at:
9c6d43980SLemover#          http://license.coscl.org.cn/MulanPSL2
10c6d43980SLemover#
11c6d43980SLemover# THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
12c6d43980SLemover# EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
13c6d43980SLemover# MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
14c6d43980SLemover#
15c6d43980SLemover# See the Mulan PSL v2 for more details.
16c6d43980SLemover#***************************************************************************************
17c6d43980SLemover
18c786d283SLingrui98BUILD_DIR = ./build
1945f43e6eSTang HaojinRTL_DIR = $(BUILD_DIR)/rtl
2051e45dbbSTang Haojin
2151e45dbbSTang HaojinTOP = XSTop
2251e45dbbSTang HaojinSIM_TOP = SimTop
2351e45dbbSTang Haojin
2451e45dbbSTang HaojinFPGATOP = top.TopMain
2551e45dbbSTang HaojinSIMTOP  = top.SimTop
2651e45dbbSTang Haojin
2745f43e6eSTang HaojinTOP_V = $(RTL_DIR)/$(TOP).v
2845f43e6eSTang HaojinSIM_TOP_V = $(RTL_DIR)/$(SIM_TOP).v
2951e45dbbSTang Haojin
3084e9d6ebSZihao YuSCALA_FILE = $(shell find ./src/main/scala -name '*.scala')
311a772c7eSZihao YuTEST_FILE = $(shell find ./src/test/scala -name '*.scala')
3251e45dbbSTang Haojin
33885733f1SZihao YuMEM_GEN = ./scripts/vlsi_mem_gen
34b665b650STang HaojinMEM_GEN_SEP = ./scripts/gen_sep_mem.sh
3551e45dbbSTang HaojinSPLIT_VERILOG = ./scripts/split_verilog.sh
3684e9d6ebSZihao Yu
37e8ab4e39SZihao YuIMAGE  ?= temp
3805f23f57SWilliam WangCONFIG ?= DefaultConfig
3918432bcfSYinan XuNUM_CORES ?= 1
40bc3d558aSENJOU1224MFC ?= 1
41cc358710SLinJiawei
421bf1fe03SHaojin Tang
431bf1fe03SHaojin Tangifeq ($(MAKECMDGOALS),)
441bf1fe03SHaojin TangGOALS = verilog
451bf1fe03SHaojin Tangelse
461bf1fe03SHaojin TangGOALS = $(MAKECMDGOALS)
471bf1fe03SHaojin Tangendif
481bf1fe03SHaojin Tang
49d3126fd3STang Haojin# common chisel args
50d3126fd3STang Haojinifeq ($(MFC),1)
51d3126fd3STang HaojinCHISEL_VERSION = chisel
5251e45dbbSTang HaojinFPGA_MEM_ARGS = --firtool-opt "--repl-seq-mem --repl-seq-mem-file=$(TOP).v.conf"
5351e45dbbSTang HaojinSIM_MEM_ARGS = --firtool-opt "--repl-seq-mem --repl-seq-mem-file=$(SIM_TOP).v.conf"
54f4ef5325STang HaojinMFC_ARGS = --dump-fir --target verilog \
55afbe002eSxiaofeibao-xjtu           --firtool-opt "-O=release --disable-annotation-unknown --lowering-options=explicitBitcast,disallowLocalVariables,disallowPortDeclSharing,locationInfoStyle=none"
56d3126fd3STang HaojinRELEASE_ARGS += $(MFC_ARGS)
57d3126fd3STang HaojinDEBUG_ARGS += $(MFC_ARGS)
5895e18f18SLuoshan CaiPLDM_ARGS += $(MFC_ARGS)
5951e45dbbSTang Haojinelse
60d3126fd3STang HaojinCHISEL_VERSION = chisel3
61cc358710SLinJiaweiFPGA_MEM_ARGS = --infer-rw --repl-seq-mem -c:$(FPGATOP):-o:$(@D)/$(@F).conf --gen-mem-verilog full
62cc358710SLinJiaweiSIM_MEM_ARGS = --infer-rw --repl-seq-mem -c:$(SIMTOP):-o:$(@D)/$(@F).conf --gen-mem-verilog full
63cc358710SLinJiaweiendif
64cc358710SLinJiawei
65a5b77de4STang Haojinifneq ($(XSTOP_PREFIX),)
66a5b77de4STang HaojinRELEASE_ARGS += --xstop-prefix $(XSTOP_PREFIX)
67a5b77de4STang HaojinDEBUG_ARGS += --xstop-prefix $(XSTOP_PREFIX)
68a5b77de4STang HaojinPLDM_ARGS += --xstop-prefix $(XSTOP_PREFIX)
69a5b77de4STang Haojinendif
70a5b77de4STang Haojin
71de74d363SYinan Xu# co-simulation with DRAMsim3
72de74d363SYinan Xuifeq ($(WITH_DRAMSIM3),1)
73de74d363SYinan Xuifndef DRAMSIM3_HOME
74de74d363SYinan Xu$(error DRAMSIM3_HOME is not set)
75de74d363SYinan Xuendif
76de74d363SYinan Xuoverride SIM_ARGS += --with-dramsim3
77de74d363SYinan Xuendif
78de74d363SYinan Xu
79b8890d17SZifei Zhang# run emu with chisel-db
80b8890d17SZifei Zhangifeq ($(WITH_CHISELDB),1)
81b8890d17SZifei Zhangoverride SIM_ARGS += --with-chiseldb
82b8890d17SZifei Zhangendif
83b8890d17SZifei Zhang
84839e5512SZifei Zhang# run emu with chisel-db
85839e5512SZifei Zhangifeq ($(WITH_ROLLINGDB),1)
86839e5512SZifei Zhangoverride SIM_ARGS += --with-rollingdb
87839e5512SZifei Zhangendif
88839e5512SZifei Zhang
899eee369fSKamimiao# enable ResetGen
909eee369fSKamimiaoifeq ($(WITH_RESETGEN),1)
919eee369fSKamimiaooverride SIM_ARGS += --reset-gen
929eee369fSKamimiaoendif
939eee369fSKamimiao
949eee369fSKamimiao# run with disable all perf
959eee369fSKamimiaoifeq ($(DISABLE_PERF),1)
969eee369fSKamimiaooverride SIM_ARGS += --disable-perf
979eee369fSKamimiaoendif
989eee369fSKamimiao
9937b8fdeeSKamimiao# run with disable all db
10037b8fdeeSKamimiaoifeq ($(DISABLE_ALWAYSDB),1)
10137b8fdeeSKamimiaooverride SIM_ARGS += --disable-alwaysdb
10237b8fdeeSKamimiaoendif
10337b8fdeeSKamimiao
104047e34f9SMaxpicca-Li# dynamic switch CONSTANTIN
105c686adcdSYinan Xuifeq ($(WITH_CONSTANTIN),1)
106047e34f9SMaxpicca-Lioverride SIM_ARGS += --with-constantin
107047e34f9SMaxpicca-Liendif
108047e34f9SMaxpicca-Li
1091545277aSYinan Xu# emu for the release version
1109eee369fSKamimiaoRELEASE_ARGS += --fpga-platform --disable-all --remove-assert --reset-gen
11151e45dbbSTang HaojinDEBUG_ARGS   += --enable-difftest
112321934c7SKunlin YouPLDM_ARGS    += --fpga-platform --enable-difftest
1131bf1fe03SHaojin Tangifeq ($(GOALS),verilog)
1141bf1fe03SHaojin TangRELEASE_ARGS += --disable-always-basic-diff
1151bf1fe03SHaojin Tangendif
1161545277aSYinan Xuifeq ($(RELEASE),1)
1171545277aSYinan Xuoverride SIM_ARGS += $(RELEASE_ARGS)
11895e18f18SLuoshan Caielse ifeq ($(PLDM),1)
11995e18f18SLuoshan Caioverride SIM_ARGS += $(PLDM_ARGS)
120cbe9a847SYinan Xuelse
121cbe9a847SYinan Xuoverride SIM_ARGS += $(DEBUG_ARGS)
1221545277aSYinan Xuendif
1231545277aSYinan Xu
124672098b7SZihao YuTIMELOG = $(BUILD_DIR)/time.log
125d7a3496cSEaston ManTIME_CMD = time -avp -o $(TIMELOG)
126672098b7SZihao Yu
1271fcb3bc0SKunlin Youifeq ($(PLDM),1)
1281fcb3bc0SKunlin YouSED_IFNDEF = `ifndef SYNTHESIS	// src/main/scala/device/RocketDebugWrapper.scala
1291fcb3bc0SKunlin YouSED_ENDIF  = `endif // not def SYNTHESIS
1301fcb3bc0SKunlin Youendif
1311fcb3bc0SKunlin You
1320016469dSZihao Yu.DEFAULT_GOAL = verilog
1330016469dSZihao Yu
134d22ebddaSZihao Yuhelp:
135d3126fd3STang Haojin	mill -i xiangshan[$(CHISEL_VERSION)].runMain $(FPGATOP) --help
136d22ebddaSZihao Yu
13784e9d6ebSZihao Yu$(TOP_V): $(SCALA_FILE)
13884e9d6ebSZihao Yu	mkdir -p $(@D)
139d3126fd3STang Haojin	$(TIME_CMD) mill -i xiangshan[$(CHISEL_VERSION)].runMain $(FPGATOP)   \
140dc30dd90SEaston Man		--target-dir $(@D) --config $(CONFIG) $(FPGA_MEM_ARGS)        \
14151e45dbbSTang Haojin		--num-cores $(NUM_CORES) $(RELEASE_ARGS)
142cc358710SLinJiaweiifeq ($(MFC),1)
14345f43e6eSTang Haojin	$(SPLIT_VERILOG) $(RTL_DIR) $(TOP).v
14445f43e6eSTang Haojin	$(MEM_GEN_SEP) "$(MEM_GEN)" "$(TOP_V).conf" "$(RTL_DIR)"
145cc358710SLinJiaweiendif
146dfc810aeSJiawei Lin	@git log -n 1 >> .__head__
147dfc810aeSJiawei Lin	@git diff >> .__diff__
148dfc810aeSJiawei Lin	@sed -i 's/^/\/\// ' .__head__
149dfc810aeSJiawei Lin	@sed -i 's/^/\/\//' .__diff__
150dfc810aeSJiawei Lin	@cat .__head__ .__diff__ $@ > .__out__
151dfc810aeSJiawei Lin	@mv .__out__ $@
152dfc810aeSJiawei Lin	@rm .__head__ .__diff__
153709152c8SWang Huizhe
1540016469dSZihao Yuverilog: $(TOP_V)
1550016469dSZihao Yu
1561a772c7eSZihao Yu$(SIM_TOP_V): $(SCALA_FILE) $(TEST_FILE)
15719dedbf6SZihao Yu	mkdir -p $(@D)
158d7a3496cSEaston Man	@echo -e "\n[mill] Generating Verilog files..." > $(TIMELOG)
159672098b7SZihao Yu	@date -R | tee -a $(TIMELOG)
160d3126fd3STang Haojin	$(TIME_CMD) mill -i xiangshan[$(CHISEL_VERSION)].test.runMain $(SIMTOP)    \
161dc30dd90SEaston Man		--target-dir $(@D) --config $(CONFIG) $(SIM_MEM_ARGS)              \
162c7d010e5SXuan Hu		--num-cores $(NUM_CORES) $(SIM_ARGS) --full-stacktrace
163cc358710SLinJiaweiifeq ($(MFC),1)
16445f43e6eSTang Haojin	$(SPLIT_VERILOG) $(RTL_DIR) $(SIM_TOP).v
16545f43e6eSTang Haojin	$(MEM_GEN_SEP) "$(MEM_GEN)" "$(SIM_TOP_V).conf" "$(RTL_DIR)"
166cc358710SLinJiaweiendif
167dfc810aeSJiawei Lin	@git log -n 1 >> .__head__
168dfc810aeSJiawei Lin	@git diff >> .__diff__
169dfc810aeSJiawei Lin	@sed -i 's/^/\/\// ' .__head__
170dfc810aeSJiawei Lin	@sed -i 's/^/\/\//' .__diff__
171dfc810aeSJiawei Lin	@cat .__head__ .__diff__ $@ > .__out__
172dfc810aeSJiawei Lin	@mv .__out__ $@
173dfc810aeSJiawei Lin	@rm .__head__ .__diff__
17495e18f18SLuoshan Caiifeq ($(PLDM),1)
17595e18f18SLuoshan Cai	sed -i -e 's/$$fatal/$$finish/g' $(SIM_TOP_V)
1761fcb3bc0SKunlin You	sed -i -e '/sed/! { \|$(SED_IFNDEF)|, \|$(SED_ENDIF)| { \|$(SED_IFNDEF)|d; \|$(SED_ENDIF)|d; } }' $(SIM_TOP_V)
17795e18f18SLuoshan Caielse
17854cc3a06STang Haojinifeq ($(ENABLE_XPROP),1)
17954cc3a06STang Haojin	sed -i -e "s/\$$fatal/assert(1\'b0)/g" $(SIM_TOP_V)
18054cc3a06STang Haojinelse
181c4401c32SYinan Xu	sed -i -e 's/$$fatal/xs_assert(`__LINE__)/g' $(SIM_TOP_V)
18295e18f18SLuoshan Caiendif
18354cc3a06STang Haojinendif
18451e45dbbSTang Haojinifeq ($(MFC),1)
18551e45dbbSTang Haojin	sed -i -e "s/\$$error(/\$$fwrite(32\'h80000002, /g" $(SIM_TOP_V)
18651e45dbbSTang Haojinendif
18719dedbf6SZihao Yu
188e354ebdcSZihao Yusim-verilog: $(SIM_TOP_V)
189e354ebdcSZihao Yu
190a3e87608SWilliam Wangclean:
191a3e87608SWilliam Wang	$(MAKE) -C ./difftest clean
19251e45dbbSTang Haojin	rm -rf $(BUILD_DIR)
1930016469dSZihao Yu
1949e38a5d4Slinjiaweiinit:
1959e38a5d4Slinjiawei	git submodule update --init
1968891a219SYinan Xu	cd rocket-chip && git submodule update --init cde hardfloat
1979e38a5d4Slinjiawei
198917276a0SJiuyang liubump:
199917276a0SJiuyang liu	git submodule foreach "git fetch origin&&git checkout master&&git reset --hard origin/master"
200917276a0SJiuyang liu
201917276a0SJiuyang liubsp:
20216cf0dd4SJiawei Lin	mill -i mill.bsp.BSP/install
2032225d46eSJiawei Lin
2040af3f746SJiawei Linidea:
2050af3f746SJiawei Lin	mill -i mill.scalalib.GenIdea/idea
2060af3f746SJiawei Lin
207a3e87608SWilliam Wang# verilator simulation
2087d45a146SYinan Xuemu: sim-verilog
209a3e87608SWilliam Wang	$(MAKE) -C ./difftest emu SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES)
210a3e87608SWilliam Wang
2117d45a146SYinan Xuemu-run: emu
212a3e87608SWilliam Wang	$(MAKE) -C ./difftest emu-run SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES)
213a3e87608SWilliam Wang
214a3e87608SWilliam Wang# vcs simulation
215b280e436STang Haojinsimv: sim-verilog
216a3e87608SWilliam Wang	$(MAKE) -C ./difftest simv SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES)
217a3e87608SWilliam Wang
21854cc3a06STang Haojinsimv-run:
21954cc3a06STang Haojin	$(MAKE) -C ./difftest simv-run SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES)
22054cc3a06STang Haojin
2211fcb3bc0SKunlin You# palladium simulation
2221fcb3bc0SKunlin Youpldm-build: sim-verilog
2231fcb3bc0SKunlin You	$(MAKE) -C ./difftest pldm-build SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES)
2241fcb3bc0SKunlin You
2251fcb3bc0SKunlin Youpldm-run:
2261fcb3bc0SKunlin You	$(MAKE) -C ./difftest pldm-run SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES)
2271fcb3bc0SKunlin You
2281fcb3bc0SKunlin Youpldm-debug:
2291fcb3bc0SKunlin You	$(MAKE) -C ./difftest pldm-debug SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES)
2301fcb3bc0SKunlin You
23151981c77SbugGeneratorinclude Makefile.test
23251981c77SbugGenerator
233e354ebdcSZihao Yu.PHONY: verilog sim-verilog emu clean help init bump bsp $(REF_SO)
234