1c6d43980SLemover#*************************************************************************************** 22993c5ecSHaojin Tang# Copyright (c) 2024 Beijing Institute of Open Source Chip (BOSC) 32993c5ecSHaojin Tang# Copyright (c) 2020-2024 Institute of Computing Technology, Chinese Academy of Sciences 4f320e0f0SYinan Xu# Copyright (c) 2020-2021 Peng Cheng Laboratory 5c6d43980SLemover# 6c6d43980SLemover# XiangShan is licensed under Mulan PSL v2. 7c6d43980SLemover# You can use this software according to the terms and conditions of the Mulan PSL v2. 8c6d43980SLemover# You may obtain a copy of Mulan PSL v2 at: 9c6d43980SLemover# http://license.coscl.org.cn/MulanPSL2 10c6d43980SLemover# 11c6d43980SLemover# THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 12c6d43980SLemover# EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 13c6d43980SLemover# MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 14c6d43980SLemover# 15c6d43980SLemover# See the Mulan PSL v2 for more details. 16c6d43980SLemover#*************************************************************************************** 17c6d43980SLemover 18c786d283SLingrui98BUILD_DIR = ./build 1945f43e6eSTang HaojinRTL_DIR = $(BUILD_DIR)/rtl 2051e45dbbSTang Haojin 21*18179bb9STang HaojinTOP = $(XSTOP_PREFIX)XSTop 2251e45dbbSTang HaojinSIM_TOP = SimTop 2351e45dbbSTang Haojin 2451e45dbbSTang HaojinFPGATOP = top.TopMain 2551e45dbbSTang HaojinSIMTOP = top.SimTop 2651e45dbbSTang Haojin 2705b9cfb3SHaojin TangRTL_SUFFIX ?= sv 2805b9cfb3SHaojin TangTOP_V = $(RTL_DIR)/$(TOP).$(RTL_SUFFIX) 2905b9cfb3SHaojin TangSIM_TOP_V = $(RTL_DIR)/$(SIM_TOP).$(RTL_SUFFIX) 3051e45dbbSTang Haojin 3184e9d6ebSZihao YuSCALA_FILE = $(shell find ./src/main/scala -name '*.scala') 321a772c7eSZihao YuTEST_FILE = $(shell find ./src/test/scala -name '*.scala') 3351e45dbbSTang Haojin 34885733f1SZihao YuMEM_GEN = ./scripts/vlsi_mem_gen 35b665b650STang HaojinMEM_GEN_SEP = ./scripts/gen_sep_mem.sh 3684e9d6ebSZihao Yu 37e8ab4e39SZihao YuIMAGE ?= temp 3805f23f57SWilliam WangCONFIG ?= DefaultConfig 3918432bcfSYinan XuNUM_CORES ?= 1 40bc3d558aSENJOU1224MFC ?= 1 41cc358710SLinJiawei 421bf1fe03SHaojin Tang 431bf1fe03SHaojin Tangifeq ($(MAKECMDGOALS),) 441bf1fe03SHaojin TangGOALS = verilog 451bf1fe03SHaojin Tangelse 461bf1fe03SHaojin TangGOALS = $(MAKECMDGOALS) 471bf1fe03SHaojin Tangendif 481bf1fe03SHaojin Tang 49d3126fd3STang Haojin# common chisel args 50d3126fd3STang Haojinifeq ($(MFC),1) 51d3126fd3STang HaojinCHISEL_VERSION = chisel 5205b9cfb3SHaojin TangFPGA_MEM_ARGS = --firtool-opt "--repl-seq-mem --repl-seq-mem-file=$(TOP).$(RTL_SUFFIX).conf" 5305b9cfb3SHaojin TangSIM_MEM_ARGS = --firtool-opt "--repl-seq-mem --repl-seq-mem-file=$(SIM_TOP).$(RTL_SUFFIX).conf" 5405b9cfb3SHaojin TangMFC_ARGS = --dump-fir --target systemverilog --split-verilog \ 55afbe002eSxiaofeibao-xjtu --firtool-opt "-O=release --disable-annotation-unknown --lowering-options=explicitBitcast,disallowLocalVariables,disallowPortDeclSharing,locationInfoStyle=none" 56d3126fd3STang HaojinRELEASE_ARGS += $(MFC_ARGS) 57d3126fd3STang HaojinDEBUG_ARGS += $(MFC_ARGS) 5895e18f18SLuoshan CaiPLDM_ARGS += $(MFC_ARGS) 5951e45dbbSTang Haojinelse 60d3126fd3STang HaojinCHISEL_VERSION = chisel3 61cc358710SLinJiaweiFPGA_MEM_ARGS = --infer-rw --repl-seq-mem -c:$(FPGATOP):-o:$(@D)/$(@F).conf --gen-mem-verilog full 62cc358710SLinJiaweiSIM_MEM_ARGS = --infer-rw --repl-seq-mem -c:$(SIMTOP):-o:$(@D)/$(@F).conf --gen-mem-verilog full 63cc358710SLinJiaweiendif 64cc358710SLinJiawei 65a5b77de4STang Haojinifneq ($(XSTOP_PREFIX),) 66a5b77de4STang HaojinRELEASE_ARGS += --xstop-prefix $(XSTOP_PREFIX) 67a5b77de4STang HaojinDEBUG_ARGS += --xstop-prefix $(XSTOP_PREFIX) 68a5b77de4STang HaojinPLDM_ARGS += --xstop-prefix $(XSTOP_PREFIX) 69a5b77de4STang Haojinendif 70a5b77de4STang Haojin 71de74d363SYinan Xu# co-simulation with DRAMsim3 72de74d363SYinan Xuifeq ($(WITH_DRAMSIM3),1) 73de74d363SYinan Xuifndef DRAMSIM3_HOME 74de74d363SYinan Xu$(error DRAMSIM3_HOME is not set) 75de74d363SYinan Xuendif 76de74d363SYinan Xuoverride SIM_ARGS += --with-dramsim3 77de74d363SYinan Xuendif 78de74d363SYinan Xu 79b8890d17SZifei Zhang# run emu with chisel-db 80b8890d17SZifei Zhangifeq ($(WITH_CHISELDB),1) 81b8890d17SZifei Zhangoverride SIM_ARGS += --with-chiseldb 82b8890d17SZifei Zhangendif 83b8890d17SZifei Zhang 84839e5512SZifei Zhang# run emu with chisel-db 85839e5512SZifei Zhangifeq ($(WITH_ROLLINGDB),1) 86839e5512SZifei Zhangoverride SIM_ARGS += --with-rollingdb 87839e5512SZifei Zhangendif 88839e5512SZifei Zhang 899eee369fSKamimiao# enable ResetGen 909eee369fSKamimiaoifeq ($(WITH_RESETGEN),1) 919eee369fSKamimiaooverride SIM_ARGS += --reset-gen 929eee369fSKamimiaoendif 939eee369fSKamimiao 949eee369fSKamimiao# run with disable all perf 959eee369fSKamimiaoifeq ($(DISABLE_PERF),1) 969eee369fSKamimiaooverride SIM_ARGS += --disable-perf 979eee369fSKamimiaoendif 989eee369fSKamimiao 9937b8fdeeSKamimiao# run with disable all db 10037b8fdeeSKamimiaoifeq ($(DISABLE_ALWAYSDB),1) 10137b8fdeeSKamimiaooverride SIM_ARGS += --disable-alwaysdb 10237b8fdeeSKamimiaoendif 10337b8fdeeSKamimiao 104047e34f9SMaxpicca-Li# dynamic switch CONSTANTIN 105c686adcdSYinan Xuifeq ($(WITH_CONSTANTIN),1) 106047e34f9SMaxpicca-Lioverride SIM_ARGS += --with-constantin 107047e34f9SMaxpicca-Liendif 108047e34f9SMaxpicca-Li 1091545277aSYinan Xu# emu for the release version 1109eee369fSKamimiaoRELEASE_ARGS += --fpga-platform --disable-all --remove-assert --reset-gen 11151e45dbbSTang HaojinDEBUG_ARGS += --enable-difftest 112321934c7SKunlin YouPLDM_ARGS += --fpga-platform --enable-difftest 1131bf1fe03SHaojin Tangifeq ($(GOALS),verilog) 1141bf1fe03SHaojin TangRELEASE_ARGS += --disable-always-basic-diff 1151bf1fe03SHaojin Tangendif 1161545277aSYinan Xuifeq ($(RELEASE),1) 1171545277aSYinan Xuoverride SIM_ARGS += $(RELEASE_ARGS) 11895e18f18SLuoshan Caielse ifeq ($(PLDM),1) 11995e18f18SLuoshan Caioverride SIM_ARGS += $(PLDM_ARGS) 120cbe9a847SYinan Xuelse 121cbe9a847SYinan Xuoverride SIM_ARGS += $(DEBUG_ARGS) 1221545277aSYinan Xuendif 1231545277aSYinan Xu 124672098b7SZihao YuTIMELOG = $(BUILD_DIR)/time.log 125d7a3496cSEaston ManTIME_CMD = time -avp -o $(TIMELOG) 126672098b7SZihao Yu 1271fcb3bc0SKunlin Youifeq ($(PLDM),1) 1281fcb3bc0SKunlin YouSED_IFNDEF = `ifndef SYNTHESIS // src/main/scala/device/RocketDebugWrapper.scala 1291fcb3bc0SKunlin YouSED_ENDIF = `endif // not def SYNTHESIS 1301fcb3bc0SKunlin Youendif 1311fcb3bc0SKunlin You 1320016469dSZihao Yu.DEFAULT_GOAL = verilog 1330016469dSZihao Yu 134d22ebddaSZihao Yuhelp: 135d3126fd3STang Haojin mill -i xiangshan[$(CHISEL_VERSION)].runMain $(FPGATOP) --help 136d22ebddaSZihao Yu 13784e9d6ebSZihao Yu$(TOP_V): $(SCALA_FILE) 13884e9d6ebSZihao Yu mkdir -p $(@D) 139d3126fd3STang Haojin $(TIME_CMD) mill -i xiangshan[$(CHISEL_VERSION)].runMain $(FPGATOP) \ 140dc30dd90SEaston Man --target-dir $(@D) --config $(CONFIG) $(FPGA_MEM_ARGS) \ 14151e45dbbSTang Haojin --num-cores $(NUM_CORES) $(RELEASE_ARGS) 142cc358710SLinJiaweiifeq ($(MFC),1) 14345f43e6eSTang Haojin $(MEM_GEN_SEP) "$(MEM_GEN)" "$(TOP_V).conf" "$(RTL_DIR)" 144cc358710SLinJiaweiendif 145dfc810aeSJiawei Lin @git log -n 1 >> .__head__ 146dfc810aeSJiawei Lin @git diff >> .__diff__ 147dfc810aeSJiawei Lin @sed -i 's/^/\/\// ' .__head__ 148dfc810aeSJiawei Lin @sed -i 's/^/\/\//' .__diff__ 149dfc810aeSJiawei Lin @cat .__head__ .__diff__ $@ > .__out__ 150dfc810aeSJiawei Lin @mv .__out__ $@ 151dfc810aeSJiawei Lin @rm .__head__ .__diff__ 152709152c8SWang Huizhe 1530016469dSZihao Yuverilog: $(TOP_V) 1540016469dSZihao Yu 1551a772c7eSZihao Yu$(SIM_TOP_V): $(SCALA_FILE) $(TEST_FILE) 15619dedbf6SZihao Yu mkdir -p $(@D) 157d7a3496cSEaston Man @echo -e "\n[mill] Generating Verilog files..." > $(TIMELOG) 158672098b7SZihao Yu @date -R | tee -a $(TIMELOG) 159d3126fd3STang Haojin $(TIME_CMD) mill -i xiangshan[$(CHISEL_VERSION)].test.runMain $(SIMTOP) \ 160dc30dd90SEaston Man --target-dir $(@D) --config $(CONFIG) $(SIM_MEM_ARGS) \ 161c7d010e5SXuan Hu --num-cores $(NUM_CORES) $(SIM_ARGS) --full-stacktrace 162cc358710SLinJiaweiifeq ($(MFC),1) 16345f43e6eSTang Haojin $(MEM_GEN_SEP) "$(MEM_GEN)" "$(SIM_TOP_V).conf" "$(RTL_DIR)" 164cc358710SLinJiaweiendif 165dfc810aeSJiawei Lin @git log -n 1 >> .__head__ 166dfc810aeSJiawei Lin @git diff >> .__diff__ 167dfc810aeSJiawei Lin @sed -i 's/^/\/\// ' .__head__ 168dfc810aeSJiawei Lin @sed -i 's/^/\/\//' .__diff__ 169dfc810aeSJiawei Lin @cat .__head__ .__diff__ $@ > .__out__ 170dfc810aeSJiawei Lin @mv .__out__ $@ 171dfc810aeSJiawei Lin @rm .__head__ .__diff__ 17295e18f18SLuoshan Caiifeq ($(PLDM),1) 17305b9cfb3SHaojin Tang sed -i -e 's/$$fatal/$$finish/g' $(RTL_DIR)/*.$(RTL_SUFFIX) 17405b9cfb3SHaojin Tang sed -i -e '/sed/! { \|$(SED_IFNDEF)|, \|$(SED_ENDIF)| { \|$(SED_IFNDEF)|d; \|$(SED_ENDIF)|d; } }' $(RTL_DIR)/*.$(RTL_SUFFIX) 17595e18f18SLuoshan Caielse 17654cc3a06STang Haojinifeq ($(ENABLE_XPROP),1) 17705b9cfb3SHaojin Tang sed -i -e "s/\$$fatal/assert(1\'b0)/g" $(RTL_DIR)/*.$(RTL_SUFFIX) 17854cc3a06STang Haojinelse 179d4119b5eSHaojin Tang sed -i -e 's/$$fatal/xs_assert_v2(`__FILE__, `__LINE__)/g' $(RTL_DIR)/*.$(RTL_SUFFIX) 18095e18f18SLuoshan Caiendif 18154cc3a06STang Haojinendif 18251e45dbbSTang Haojinifeq ($(MFC),1) 18305b9cfb3SHaojin Tang sed -i -e "s/\$$error(/\$$fwrite(32\'h80000002, /g" $(RTL_DIR)/*.$(RTL_SUFFIX) 18451e45dbbSTang Haojinendif 18519dedbf6SZihao Yu 186e354ebdcSZihao Yusim-verilog: $(SIM_TOP_V) 187e354ebdcSZihao Yu 188a3e87608SWilliam Wangclean: 189a3e87608SWilliam Wang $(MAKE) -C ./difftest clean 19051e45dbbSTang Haojin rm -rf $(BUILD_DIR) 1910016469dSZihao Yu 1929e38a5d4Slinjiaweiinit: 1939e38a5d4Slinjiawei git submodule update --init 1948891a219SYinan Xu cd rocket-chip && git submodule update --init cde hardfloat 1959e38a5d4Slinjiawei 196917276a0SJiuyang liubump: 197917276a0SJiuyang liu git submodule foreach "git fetch origin&&git checkout master&&git reset --hard origin/master" 198917276a0SJiuyang liu 199917276a0SJiuyang liubsp: 20016cf0dd4SJiawei Lin mill -i mill.bsp.BSP/install 2012225d46eSJiawei Lin 2020af3f746SJiawei Linidea: 2030af3f746SJiawei Lin mill -i mill.scalalib.GenIdea/idea 2040af3f746SJiawei Lin 205a3e87608SWilliam Wang# verilator simulation 2067d45a146SYinan Xuemu: sim-verilog 20705b9cfb3SHaojin Tang $(MAKE) -C ./difftest emu SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX) 208a3e87608SWilliam Wang 2097d45a146SYinan Xuemu-run: emu 21005b9cfb3SHaojin Tang $(MAKE) -C ./difftest emu-run SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX) 211a3e87608SWilliam Wang 212a3e87608SWilliam Wang# vcs simulation 213b280e436STang Haojinsimv: sim-verilog 21405b9cfb3SHaojin Tang $(MAKE) -C ./difftest simv SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX) 215a3e87608SWilliam Wang 21654cc3a06STang Haojinsimv-run: 21705b9cfb3SHaojin Tang $(MAKE) -C ./difftest simv-run SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX) 21854cc3a06STang Haojin 2191fcb3bc0SKunlin You# palladium simulation 2201fcb3bc0SKunlin Youpldm-build: sim-verilog 22105b9cfb3SHaojin Tang $(MAKE) -C ./difftest pldm-build SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX) 2221fcb3bc0SKunlin You 2231fcb3bc0SKunlin Youpldm-run: 22405b9cfb3SHaojin Tang $(MAKE) -C ./difftest pldm-run SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX) 2251fcb3bc0SKunlin You 2261fcb3bc0SKunlin Youpldm-debug: 22705b9cfb3SHaojin Tang $(MAKE) -C ./difftest pldm-debug SIM_TOP=SimTop DESIGN_DIR=$(NOOP_HOME) NUM_CORES=$(NUM_CORES) RTL_SUFFIX=$(RTL_SUFFIX) 2281fcb3bc0SKunlin You 22951981c77SbugGeneratorinclude Makefile.test 23051981c77SbugGenerator 231e354ebdcSZihao Yu.PHONY: verilog sim-verilog emu clean help init bump bsp $(REF_SO) 232