Lines Matching full:sd
90 struct v4l2_subdev sd; member
252 static inline struct adv7842_state *to_state(struct v4l2_subdev *sd) in to_state() argument
254 return container_of(sd, struct adv7842_state, sd); in to_state()
259 return &container_of(ctrl->handler, struct adv7842_state, hdl)->sd; in to_sd()
343 static inline int io_read(struct v4l2_subdev *sd, u8 reg) in io_read() argument
345 struct i2c_client *client = v4l2_get_subdevdata(sd); in io_read()
350 static inline int io_write(struct v4l2_subdev *sd, u8 reg, u8 val) in io_write() argument
352 struct i2c_client *client = v4l2_get_subdevdata(sd); in io_write()
357 static inline int io_write_and_or(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val) in io_write_and_or() argument
359 return io_write(sd, reg, (io_read(sd, reg) & mask) | val); in io_write_and_or()
362 static inline int io_write_clr_set(struct v4l2_subdev *sd, in io_write_clr_set() argument
365 return io_write(sd, reg, (io_read(sd, reg) & ~mask) | val); in io_write_clr_set()
368 static inline int avlink_read(struct v4l2_subdev *sd, u8 reg) in avlink_read() argument
370 struct adv7842_state *state = to_state(sd); in avlink_read()
375 static inline int avlink_write(struct v4l2_subdev *sd, u8 reg, u8 val) in avlink_write() argument
377 struct adv7842_state *state = to_state(sd); in avlink_write()
382 static inline int cec_read(struct v4l2_subdev *sd, u8 reg) in cec_read() argument
384 struct adv7842_state *state = to_state(sd); in cec_read()
389 static inline int cec_write(struct v4l2_subdev *sd, u8 reg, u8 val) in cec_write() argument
391 struct adv7842_state *state = to_state(sd); in cec_write()
396 static inline int cec_write_clr_set(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val) in cec_write_clr_set() argument
398 return cec_write(sd, reg, (cec_read(sd, reg) & ~mask) | val); in cec_write_clr_set()
401 static inline int infoframe_read(struct v4l2_subdev *sd, u8 reg) in infoframe_read() argument
403 struct adv7842_state *state = to_state(sd); in infoframe_read()
408 static inline int infoframe_write(struct v4l2_subdev *sd, u8 reg, u8 val) in infoframe_write() argument
410 struct adv7842_state *state = to_state(sd); in infoframe_write()
415 static inline int sdp_io_read(struct v4l2_subdev *sd, u8 reg) in sdp_io_read() argument
417 struct adv7842_state *state = to_state(sd); in sdp_io_read()
422 static inline int sdp_io_write(struct v4l2_subdev *sd, u8 reg, u8 val) in sdp_io_write() argument
424 struct adv7842_state *state = to_state(sd); in sdp_io_write()
429 static inline int sdp_io_write_and_or(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val) in sdp_io_write_and_or() argument
431 return sdp_io_write(sd, reg, (sdp_io_read(sd, reg) & mask) | val); in sdp_io_write_and_or()
434 static inline int sdp_read(struct v4l2_subdev *sd, u8 reg) in sdp_read() argument
436 struct adv7842_state *state = to_state(sd); in sdp_read()
441 static inline int sdp_write(struct v4l2_subdev *sd, u8 reg, u8 val) in sdp_write() argument
443 struct adv7842_state *state = to_state(sd); in sdp_write()
448 static inline int sdp_write_and_or(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val) in sdp_write_and_or() argument
450 return sdp_write(sd, reg, (sdp_read(sd, reg) & mask) | val); in sdp_write_and_or()
453 static inline int afe_read(struct v4l2_subdev *sd, u8 reg) in afe_read() argument
455 struct adv7842_state *state = to_state(sd); in afe_read()
460 static inline int afe_write(struct v4l2_subdev *sd, u8 reg, u8 val) in afe_write() argument
462 struct adv7842_state *state = to_state(sd); in afe_write()
467 static inline int afe_write_and_or(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val) in afe_write_and_or() argument
469 return afe_write(sd, reg, (afe_read(sd, reg) & mask) | val); in afe_write_and_or()
472 static inline int rep_read(struct v4l2_subdev *sd, u8 reg) in rep_read() argument
474 struct adv7842_state *state = to_state(sd); in rep_read()
479 static inline int rep_write(struct v4l2_subdev *sd, u8 reg, u8 val) in rep_write() argument
481 struct adv7842_state *state = to_state(sd); in rep_write()
486 static inline int rep_write_and_or(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val) in rep_write_and_or() argument
488 return rep_write(sd, reg, (rep_read(sd, reg) & mask) | val); in rep_write_and_or()
491 static inline int edid_read(struct v4l2_subdev *sd, u8 reg) in edid_read() argument
493 struct adv7842_state *state = to_state(sd); in edid_read()
498 static inline int edid_write(struct v4l2_subdev *sd, u8 reg, u8 val) in edid_write() argument
500 struct adv7842_state *state = to_state(sd); in edid_write()
505 static inline int hdmi_read(struct v4l2_subdev *sd, u8 reg) in hdmi_read() argument
507 struct adv7842_state *state = to_state(sd); in hdmi_read()
512 static inline int hdmi_write(struct v4l2_subdev *sd, u8 reg, u8 val) in hdmi_write() argument
514 struct adv7842_state *state = to_state(sd); in hdmi_write()
519 static inline int hdmi_write_and_or(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val) in hdmi_write_and_or() argument
521 return hdmi_write(sd, reg, (hdmi_read(sd, reg) & mask) | val); in hdmi_write_and_or()
524 static inline int cp_read(struct v4l2_subdev *sd, u8 reg) in cp_read() argument
526 struct adv7842_state *state = to_state(sd); in cp_read()
531 static inline int cp_write(struct v4l2_subdev *sd, u8 reg, u8 val) in cp_write() argument
533 struct adv7842_state *state = to_state(sd); in cp_write()
538 static inline int cp_write_and_or(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val) in cp_write_and_or() argument
540 return cp_write(sd, reg, (cp_read(sd, reg) & mask) | val); in cp_write_and_or()
543 static inline int vdp_read(struct v4l2_subdev *sd, u8 reg) in vdp_read() argument
545 struct adv7842_state *state = to_state(sd); in vdp_read()
550 static inline int vdp_write(struct v4l2_subdev *sd, u8 reg, u8 val) in vdp_write() argument
552 struct adv7842_state *state = to_state(sd); in vdp_write()
557 static void main_reset(struct v4l2_subdev *sd) in main_reset() argument
559 struct i2c_client *client = v4l2_get_subdevdata(sd); in main_reset()
561 v4l2_dbg(1, debug, sd, "%s:\n", __func__); in main_reset()
628 static inline bool is_analog_input(struct v4l2_subdev *sd) in is_analog_input() argument
630 struct adv7842_state *state = to_state(sd); in is_analog_input()
636 static inline bool is_digital_input(struct v4l2_subdev *sd) in is_digital_input() argument
638 struct adv7842_state *state = to_state(sd); in is_digital_input()
666 adv7842_get_dv_timings_cap(struct v4l2_subdev *sd) in adv7842_get_dv_timings_cap() argument
668 return is_digital_input(sd) ? &adv7842_timings_cap_digital : in adv7842_get_dv_timings_cap()
674 static u16 adv7842_read_cable_det(struct v4l2_subdev *sd) in adv7842_read_cable_det() argument
676 u8 reg = io_read(sd, 0x6f); in adv7842_read_cable_det()
691 struct v4l2_subdev *sd = &state->sd; in adv7842_delayed_work_enable_hotplug() local
695 v4l2_dbg(2, debug, sd, "%s: enable hotplug on ports: 0x%x\n", in adv7842_delayed_work_enable_hotplug()
702 io_write_and_or(sd, 0x20, 0xcf, mask); in adv7842_delayed_work_enable_hotplug()
705 static int edid_write_vga_segment(struct v4l2_subdev *sd) in edid_write_vga_segment() argument
707 struct i2c_client *client = v4l2_get_subdevdata(sd); in edid_write_vga_segment()
708 struct adv7842_state *state = to_state(sd); in edid_write_vga_segment()
714 v4l2_dbg(2, debug, sd, "%s: write EDID on VGA port\n", __func__); in edid_write_vga_segment()
720 io_write_and_or(sd, 0x20, 0xcf, 0x00); in edid_write_vga_segment()
723 rep_write_and_or(sd, 0x7f, 0x7f, 0x00); in edid_write_vga_segment()
726 rep_write_and_or(sd, 0x77, 0xef, 0x10); in edid_write_vga_segment()
738 rep_write_and_or(sd, 0x7f, 0x7f, 0x80); in edid_write_vga_segment()
741 if (rep_read(sd, 0x79) & 0x20) in edid_write_vga_segment()
756 static int edid_write_hdmi_segment(struct v4l2_subdev *sd, u8 port) in edid_write_hdmi_segment() argument
758 struct i2c_client *client = v4l2_get_subdevdata(sd); in edid_write_hdmi_segment()
759 struct adv7842_state *state = to_state(sd); in edid_write_hdmi_segment()
767 v4l2_dbg(2, debug, sd, "%s: write EDID on port %c\n", in edid_write_hdmi_segment()
771 io_write_and_or(sd, 0x20, 0xcf, 0x00); in edid_write_hdmi_segment()
774 rep_write_and_or(sd, 0x77, 0xf3, 0x00); in edid_write_hdmi_segment()
799 rep_write_and_or(sd, 0x77, 0xef, i >= 256 ? 0x10 : 0x00); in edid_write_hdmi_segment()
807 rep_write(sd, 0x72, pa >> 8); in edid_write_hdmi_segment()
808 rep_write(sd, 0x73, pa & 0xff); in edid_write_hdmi_segment()
810 rep_write(sd, 0x74, pa >> 8); in edid_write_hdmi_segment()
811 rep_write(sd, 0x75, pa & 0xff); in edid_write_hdmi_segment()
813 rep_write(sd, 0x76, spa_loc & 0xff); in edid_write_hdmi_segment()
814 rep_write_and_or(sd, 0x77, 0xbf, (spa_loc >> 2) & 0x40); in edid_write_hdmi_segment()
819 rep_write_and_or(sd, 0x77, 0xf3, state->hdmi_edid.present); in edid_write_hdmi_segment()
822 if (rep_read(sd, 0x7d) & state->hdmi_edid.present) in edid_write_hdmi_segment()
842 static void adv7842_inv_register(struct v4l2_subdev *sd) in adv7842_inv_register() argument
844 v4l2_info(sd, "0x000-0x0ff: IO Map\n"); in adv7842_inv_register()
845 v4l2_info(sd, "0x100-0x1ff: AVLink Map\n"); in adv7842_inv_register()
846 v4l2_info(sd, "0x200-0x2ff: CEC Map\n"); in adv7842_inv_register()
847 v4l2_info(sd, "0x300-0x3ff: InfoFrame Map\n"); in adv7842_inv_register()
848 v4l2_info(sd, "0x400-0x4ff: SDP_IO Map\n"); in adv7842_inv_register()
849 v4l2_info(sd, "0x500-0x5ff: SDP Map\n"); in adv7842_inv_register()
850 v4l2_info(sd, "0x600-0x6ff: AFE Map\n"); in adv7842_inv_register()
851 v4l2_info(sd, "0x700-0x7ff: Repeater Map\n"); in adv7842_inv_register()
852 v4l2_info(sd, "0x800-0x8ff: EDID Map\n"); in adv7842_inv_register()
853 v4l2_info(sd, "0x900-0x9ff: HDMI Map\n"); in adv7842_inv_register()
854 v4l2_info(sd, "0xa00-0xaff: CP Map\n"); in adv7842_inv_register()
855 v4l2_info(sd, "0xb00-0xbff: VDP Map\n"); in adv7842_inv_register()
858 static int adv7842_g_register(struct v4l2_subdev *sd, in adv7842_g_register() argument
864 reg->val = io_read(sd, reg->reg & 0xff); in adv7842_g_register()
867 reg->val = avlink_read(sd, reg->reg & 0xff); in adv7842_g_register()
870 reg->val = cec_read(sd, reg->reg & 0xff); in adv7842_g_register()
873 reg->val = infoframe_read(sd, reg->reg & 0xff); in adv7842_g_register()
876 reg->val = sdp_io_read(sd, reg->reg & 0xff); in adv7842_g_register()
879 reg->val = sdp_read(sd, reg->reg & 0xff); in adv7842_g_register()
882 reg->val = afe_read(sd, reg->reg & 0xff); in adv7842_g_register()
885 reg->val = rep_read(sd, reg->reg & 0xff); in adv7842_g_register()
888 reg->val = edid_read(sd, reg->reg & 0xff); in adv7842_g_register()
891 reg->val = hdmi_read(sd, reg->reg & 0xff); in adv7842_g_register()
894 reg->val = cp_read(sd, reg->reg & 0xff); in adv7842_g_register()
897 reg->val = vdp_read(sd, reg->reg & 0xff); in adv7842_g_register()
900 v4l2_info(sd, "Register %03llx not supported\n", reg->reg); in adv7842_g_register()
901 adv7842_inv_register(sd); in adv7842_g_register()
907 static int adv7842_s_register(struct v4l2_subdev *sd, in adv7842_s_register() argument
914 io_write(sd, reg->reg & 0xff, val); in adv7842_s_register()
917 avlink_write(sd, reg->reg & 0xff, val); in adv7842_s_register()
920 cec_write(sd, reg->reg & 0xff, val); in adv7842_s_register()
923 infoframe_write(sd, reg->reg & 0xff, val); in adv7842_s_register()
926 sdp_io_write(sd, reg->reg & 0xff, val); in adv7842_s_register()
929 sdp_write(sd, reg->reg & 0xff, val); in adv7842_s_register()
932 afe_write(sd, reg->reg & 0xff, val); in adv7842_s_register()
935 rep_write(sd, reg->reg & 0xff, val); in adv7842_s_register()
938 edid_write(sd, reg->reg & 0xff, val); in adv7842_s_register()
941 hdmi_write(sd, reg->reg & 0xff, val); in adv7842_s_register()
944 cp_write(sd, reg->reg & 0xff, val); in adv7842_s_register()
947 vdp_write(sd, reg->reg & 0xff, val); in adv7842_s_register()
950 v4l2_info(sd, "Register %03llx not supported\n", reg->reg); in adv7842_s_register()
951 adv7842_inv_register(sd); in adv7842_s_register()
958 static int adv7842_s_detect_tx_5v_ctrl(struct v4l2_subdev *sd) in adv7842_s_detect_tx_5v_ctrl() argument
960 struct adv7842_state *state = to_state(sd); in adv7842_s_detect_tx_5v_ctrl()
961 u16 cable_det = adv7842_read_cable_det(sd); in adv7842_s_detect_tx_5v_ctrl()
963 v4l2_dbg(1, debug, sd, "%s: 0x%x\n", __func__, cable_det); in adv7842_s_detect_tx_5v_ctrl()
968 static int find_and_set_predefined_video_timings(struct v4l2_subdev *sd, in find_and_set_predefined_video_timings() argument
977 is_digital_input(sd) ? 250000 : 1000000, false)) in find_and_set_predefined_video_timings()
980 io_write(sd, 0x00, predef_vid_timings[i].vid_std); in find_and_set_predefined_video_timings()
982 io_write(sd, 0x01, (predef_vid_timings[i].v_freq << 4) + prim_mode); in find_and_set_predefined_video_timings()
989 static int configure_predefined_video_timings(struct v4l2_subdev *sd, in configure_predefined_video_timings() argument
992 struct adv7842_state *state = to_state(sd); in configure_predefined_video_timings()
995 v4l2_dbg(1, debug, sd, "%s\n", __func__); in configure_predefined_video_timings()
998 io_write(sd, 0x16, 0x43); in configure_predefined_video_timings()
999 io_write(sd, 0x17, 0x5a); in configure_predefined_video_timings()
1001 cp_write_and_or(sd, 0x81, 0xef, 0x00); in configure_predefined_video_timings()
1002 cp_write(sd, 0x26, 0x00); in configure_predefined_video_timings()
1003 cp_write(sd, 0x27, 0x00); in configure_predefined_video_timings()
1004 cp_write(sd, 0x28, 0x00); in configure_predefined_video_timings()
1005 cp_write(sd, 0x29, 0x00); in configure_predefined_video_timings()
1006 cp_write(sd, 0x8f, 0x40); in configure_predefined_video_timings()
1007 cp_write(sd, 0x90, 0x00); in configure_predefined_video_timings()
1008 cp_write(sd, 0xa5, 0x00); in configure_predefined_video_timings()
1009 cp_write(sd, 0xa6, 0x00); in configure_predefined_video_timings()
1010 cp_write(sd, 0xa7, 0x00); in configure_predefined_video_timings()
1011 cp_write(sd, 0xab, 0x00); in configure_predefined_video_timings()
1012 cp_write(sd, 0xac, 0x00); in configure_predefined_video_timings()
1017 err = find_and_set_predefined_video_timings(sd, in configure_predefined_video_timings()
1020 err = find_and_set_predefined_video_timings(sd, in configure_predefined_video_timings()
1024 err = find_and_set_predefined_video_timings(sd, in configure_predefined_video_timings()
1027 err = find_and_set_predefined_video_timings(sd, in configure_predefined_video_timings()
1031 v4l2_dbg(2, debug, sd, "%s: Unknown mode %d\n", in configure_predefined_video_timings()
1041 static void configure_custom_video_timings(struct v4l2_subdev *sd, in configure_custom_video_timings() argument
1044 struct adv7842_state *state = to_state(sd); in configure_custom_video_timings()
1045 struct i2c_client *client = v4l2_get_subdevdata(sd); in configure_custom_video_timings()
1059 v4l2_dbg(2, debug, sd, "%s\n", __func__); in configure_custom_video_timings()
1065 io_write(sd, 0x00, 0x07); /* video std */ in configure_custom_video_timings()
1066 io_write(sd, 0x01, 0x02); /* prim mode */ in configure_custom_video_timings()
1068 cp_write_and_or(sd, 0x81, 0xef, 0x10); in configure_custom_video_timings()
1074 v4l2_err(sd, "writing to reg 0x16 and 0x17 failed\n"); in configure_custom_video_timings()
1079 cp_write(sd, 0x26, (cp_start_sav >> 8) & 0xf); in configure_custom_video_timings()
1080 cp_write(sd, 0x27, (cp_start_sav & 0xff)); in configure_custom_video_timings()
1081 cp_write(sd, 0x28, (cp_start_eav >> 8) & 0xf); in configure_custom_video_timings()
1082 cp_write(sd, 0x29, (cp_start_eav & 0xff)); in configure_custom_video_timings()
1085 cp_write(sd, 0xa5, (cp_start_vbi >> 4) & 0xff); in configure_custom_video_timings()
1086 cp_write(sd, 0xa6, ((cp_start_vbi & 0xf) << 4) | in configure_custom_video_timings()
1088 cp_write(sd, 0xa7, cp_end_vbi & 0xff); in configure_custom_video_timings()
1093 io_write(sd, 0x00, 0x02); /* video std */ in configure_custom_video_timings()
1094 io_write(sd, 0x01, 0x06); /* prim mode */ in configure_custom_video_timings()
1097 v4l2_dbg(2, debug, sd, "%s: Unknown mode %d\n", in configure_custom_video_timings()
1102 cp_write(sd, 0x8f, (ch1_fr_ll >> 8) & 0x7); in configure_custom_video_timings()
1103 cp_write(sd, 0x90, ch1_fr_ll & 0xff); in configure_custom_video_timings()
1104 cp_write(sd, 0xab, (height >> 4) & 0xff); in configure_custom_video_timings()
1105 cp_write(sd, 0xac, (height & 0x0f) << 4); in configure_custom_video_timings()
1108 static void adv7842_set_offset(struct v4l2_subdev *sd, bool auto_offset, u16 offset_a, u16 offset_b… in adv7842_set_offset() argument
1110 struct adv7842_state *state = to_state(sd); in adv7842_set_offset()
1119 v4l2_dbg(2, debug, sd, "%s: %s offset: a = 0x%x, b = 0x%x, c = 0x%x\n", in adv7842_set_offset()
1123 offset_buf[0]= (cp_read(sd, 0x77) & 0xc0) | ((offset_a & 0x3f0) >> 4); in adv7842_set_offset()
1130 v4l2_err(sd, "%s: i2c error writing to CP reg 0x77, 0x78, 0x79, 0x7a\n", __func__); in adv7842_set_offset()
1133 static void adv7842_set_gain(struct v4l2_subdev *sd, bool auto_gain, u16 gain_a, u16 gain_b, u16 ga… in adv7842_set_gain() argument
1135 struct adv7842_state *state = to_state(sd); in adv7842_set_gain()
1148 v4l2_dbg(2, debug, sd, "%s: %s gain: a = 0x%x, b = 0x%x, c = 0x%x\n", in adv7842_set_gain()
1159 v4l2_err(sd, "%s: i2c error writing to CP reg 0x73, 0x74, 0x75, 0x76\n", __func__); in adv7842_set_gain()
1162 static void set_rgb_quantization_range(struct v4l2_subdev *sd) in set_rgb_quantization_range() argument
1164 struct adv7842_state *state = to_state(sd); in set_rgb_quantization_range()
1165 bool rgb_output = io_read(sd, 0x02) & 0x02; in set_rgb_quantization_range()
1166 bool hdmi_signal = hdmi_read(sd, 0x05) & 0x80; in set_rgb_quantization_range()
1169 if (hdmi_signal && (io_read(sd, 0x60) & 1)) in set_rgb_quantization_range()
1170 y = infoframe_read(sd, 0x01) >> 5; in set_rgb_quantization_range()
1172 v4l2_dbg(2, debug, sd, "%s: RGB quantization range: %d, RGB out: %d, HDMI: %d\n", in set_rgb_quantization_range()
1176 adv7842_set_gain(sd, true, 0x0, 0x0, 0x0); in set_rgb_quantization_range()
1177 adv7842_set_offset(sd, true, 0x0, 0x0, 0x0); in set_rgb_quantization_range()
1178 io_write_clr_set(sd, 0x02, 0x04, rgb_output ? 0 : 4); in set_rgb_quantization_range()
1185 io_write_and_or(sd, 0x02, 0x0f, 0x10); in set_rgb_quantization_range()
1192 io_write_and_or(sd, 0x02, 0x0f, 0xf0); in set_rgb_quantization_range()
1199 io_write_and_or(sd, 0x02, 0x0f, 0xf0); in set_rgb_quantization_range()
1208 io_write_and_or(sd, 0x02, 0x0f, 0x00); in set_rgb_quantization_range()
1211 io_write_and_or(sd, 0x02, 0x0f, 0x10); in set_rgb_quantization_range()
1213 if (is_digital_input(sd) && rgb_output) { in set_rgb_quantization_range()
1214 adv7842_set_offset(sd, false, 0x40, 0x40, 0x40); in set_rgb_quantization_range()
1216 adv7842_set_gain(sd, false, 0xe0, 0xe0, 0xe0); in set_rgb_quantization_range()
1217 adv7842_set_offset(sd, false, 0x70, 0x70, 0x70); in set_rgb_quantization_range()
1224 io_write_and_or(sd, 0x02, 0x0f, 0x20); in set_rgb_quantization_range()
1232 io_write_and_or(sd, 0x02, 0x0f, 0x00); in set_rgb_quantization_range()
1238 io_write_and_or(sd, 0x02, 0x0f, 0x60); in set_rgb_quantization_range()
1246 io_write_and_or(sd, 0x02, 0x0f, 0x10); in set_rgb_quantization_range()
1248 if (is_analog_input(sd) || hdmi_signal) in set_rgb_quantization_range()
1253 adv7842_set_offset(sd, false, 0x40, 0x40, 0x40); in set_rgb_quantization_range()
1255 adv7842_set_gain(sd, false, 0xe0, 0xe0, 0xe0); in set_rgb_quantization_range()
1256 adv7842_set_offset(sd, false, 0x70, 0x70, 0x70); in set_rgb_quantization_range()
1264 struct v4l2_subdev *sd = to_sd(ctrl); in adv7842_s_ctrl() local
1265 struct adv7842_state *state = to_state(sd); in adv7842_s_ctrl()
1274 cp_write(sd, 0x3c, ctrl->val); in adv7842_s_ctrl()
1275 sdp_write(sd, 0x14, ctrl->val); in adv7842_s_ctrl()
1279 cp_write(sd, 0x3a, ctrl->val); in adv7842_s_ctrl()
1280 sdp_write(sd, 0x13, ctrl->val); in adv7842_s_ctrl()
1284 cp_write(sd, 0x3b, ctrl->val); in adv7842_s_ctrl()
1285 sdp_write(sd, 0x15, ctrl->val); in adv7842_s_ctrl()
1289 cp_write(sd, 0x3d, ctrl->val); in adv7842_s_ctrl()
1290 sdp_write(sd, 0x16, ctrl->val); in adv7842_s_ctrl()
1295 afe_write(sd, 0xc8, ctrl->val); in adv7842_s_ctrl()
1298 cp_write_and_or(sd, 0xbf, ~0x04, (ctrl->val << 2)); in adv7842_s_ctrl()
1299 sdp_write_and_or(sd, 0xdd, ~0x04, (ctrl->val << 2)); in adv7842_s_ctrl()
1319 v4l2_dbg(1, debug, sd, "R %x, G %x, B %x\n", R, G, B); in adv7842_s_ctrl()
1320 v4l2_dbg(1, debug, sd, "Y %x, U %x, V %x\n", Y, U, V); in adv7842_s_ctrl()
1323 cp_write(sd, 0xc1, R); in adv7842_s_ctrl()
1324 cp_write(sd, 0xc0, G); in adv7842_s_ctrl()
1325 cp_write(sd, 0xc2, B); in adv7842_s_ctrl()
1327 sdp_write(sd, 0xde, Y); in adv7842_s_ctrl()
1328 sdp_write(sd, 0xdf, (V & 0xf0) | ((U >> 4) & 0x0f)); in adv7842_s_ctrl()
1333 set_rgb_quantization_range(sd); in adv7842_s_ctrl()
1341 struct v4l2_subdev *sd = to_sd(ctrl); in adv7842_g_volatile_ctrl() local
1345 if ((io_read(sd, 0x60) & 1) && (infoframe_read(sd, 0x03) & 0x80)) in adv7842_g_volatile_ctrl()
1346 ctrl->val = (infoframe_read(sd, 0x05) >> 4) & 3; in adv7842_g_volatile_ctrl()
1352 static inline bool no_power(struct v4l2_subdev *sd) in no_power() argument
1354 return io_read(sd, 0x0c) & 0x24; in no_power()
1357 static inline bool no_cp_signal(struct v4l2_subdev *sd) in no_cp_signal() argument
1359 return ((cp_read(sd, 0xb5) & 0xd0) != 0xd0) || !(cp_read(sd, 0xb1) & 0x80); in no_cp_signal()
1362 static inline bool is_hdmi(struct v4l2_subdev *sd) in is_hdmi() argument
1364 return hdmi_read(sd, 0x05) & 0x80; in is_hdmi()
1367 static int adv7842_g_input_status(struct v4l2_subdev *sd, u32 *status) in adv7842_g_input_status() argument
1369 struct adv7842_state *state = to_state(sd); in adv7842_g_input_status()
1373 if (io_read(sd, 0x0c) & 0x24) in adv7842_g_input_status()
1378 if (!(sdp_read(sd, 0x5A) & 0x01)) in adv7842_g_input_status()
1381 v4l2_dbg(1, debug, sd, "%s: SDP status = 0x%x\n", in adv7842_g_input_status()
1386 if ((cp_read(sd, 0xb5) & 0xd0) != 0xd0 || in adv7842_g_input_status()
1387 !(cp_read(sd, 0xb1) & 0x80)) in adv7842_g_input_status()
1391 if (is_digital_input(sd) && ((io_read(sd, 0x74) & 0x03) != 0x03)) in adv7842_g_input_status()
1394 v4l2_dbg(1, debug, sd, "%s: CP status = 0x%x\n", in adv7842_g_input_status()
1406 static int stdi2dv_timings(struct v4l2_subdev *sd, in stdi2dv_timings() argument
1410 struct adv7842_state *state = to_state(sd); in stdi2dv_timings()
1419 adv7842_get_dv_timings_cap(sd), in stdi2dv_timings()
1439 false, adv7842_get_dv_timings_cap(sd), timings)) in stdi2dv_timings()
1445 adv7842_get_dv_timings_cap(sd), timings)) in stdi2dv_timings()
1448 v4l2_dbg(2, debug, sd, in stdi2dv_timings()
1455 static int read_stdi(struct v4l2_subdev *sd, struct stdi_readback *stdi) in read_stdi() argument
1459 adv7842_g_input_status(sd, &status); in read_stdi()
1461 v4l2_dbg(2, debug, sd, "%s: no signal\n", __func__); in read_stdi()
1465 stdi->bl = ((cp_read(sd, 0xb1) & 0x3f) << 8) | cp_read(sd, 0xb2); in read_stdi()
1466 stdi->lcf = ((cp_read(sd, 0xb3) & 0x7) << 8) | cp_read(sd, 0xb4); in read_stdi()
1467 stdi->lcvs = cp_read(sd, 0xb3) >> 3; in read_stdi()
1469 if ((cp_read(sd, 0xb5) & 0x80) && ((cp_read(sd, 0xb5) & 0x03) == 0x01)) { in read_stdi()
1470 stdi->hs_pol = ((cp_read(sd, 0xb5) & 0x10) ? in read_stdi()
1471 ((cp_read(sd, 0xb5) & 0x08) ? '+' : '-') : 'x'); in read_stdi()
1472 stdi->vs_pol = ((cp_read(sd, 0xb5) & 0x40) ? in read_stdi()
1473 ((cp_read(sd, 0xb5) & 0x20) ? '+' : '-') : 'x'); in read_stdi()
1478 stdi->interlaced = (cp_read(sd, 0xb1) & 0x40) ? true : false; in read_stdi()
1481 v4l2_dbg(2, debug, sd, "%s: invalid signal\n", __func__); in read_stdi()
1485 v4l2_dbg(2, debug, sd, in read_stdi()
1494 static int adv7842_enum_dv_timings(struct v4l2_subdev *sd, in adv7842_enum_dv_timings() argument
1501 adv7842_get_dv_timings_cap(sd), adv7842_check_dv_timings, NULL); in adv7842_enum_dv_timings()
1504 static int adv7842_dv_timings_cap(struct v4l2_subdev *sd, in adv7842_dv_timings_cap() argument
1510 *cap = *adv7842_get_dv_timings_cap(sd); in adv7842_dv_timings_cap()
1516 static void adv7842_fill_optional_dv_timings_fields(struct v4l2_subdev *sd, in adv7842_fill_optional_dv_timings_fields() argument
1519 v4l2_find_dv_timings_cap(timings, adv7842_get_dv_timings_cap(sd), in adv7842_fill_optional_dv_timings_fields()
1520 is_digital_input(sd) ? 250000 : 1000000, in adv7842_fill_optional_dv_timings_fields()
1525 static int adv7842_query_dv_timings(struct v4l2_subdev *sd, unsigned int pad, in adv7842_query_dv_timings() argument
1528 struct adv7842_state *state = to_state(sd); in adv7842_query_dv_timings()
1532 v4l2_dbg(1, debug, sd, "%s:\n", __func__); in adv7842_query_dv_timings()
1544 if (read_stdi(sd, &stdi)) { in adv7842_query_dv_timings()
1546 v4l2_dbg(1, debug, sd, "%s: no valid signal\n", __func__); in adv7842_query_dv_timings()
1554 if (is_digital_input(sd)) { in adv7842_query_dv_timings()
1559 bt->width = (hdmi_read(sd, 0x07) & 0x0f) * 256 + hdmi_read(sd, 0x08); in adv7842_query_dv_timings()
1560 bt->height = (hdmi_read(sd, 0x09) & 0x0f) * 256 + hdmi_read(sd, 0x0a); in adv7842_query_dv_timings()
1561 freq = ((hdmi_read(sd, 0x51) << 1) + (hdmi_read(sd, 0x52) >> 7)) * 1000000; in adv7842_query_dv_timings()
1562 freq += ((hdmi_read(sd, 0x52) & 0x7f) * 7813); in adv7842_query_dv_timings()
1563 if (is_hdmi(sd)) { in adv7842_query_dv_timings()
1565 freq = freq * 8 / (((hdmi_read(sd, 0x0b) & 0xc0) >> 6) * 2 + 8); in adv7842_query_dv_timings()
1568 bt->hfrontporch = (hdmi_read(sd, 0x20) & 0x03) * 256 + in adv7842_query_dv_timings()
1569 hdmi_read(sd, 0x21); in adv7842_query_dv_timings()
1570 bt->hsync = (hdmi_read(sd, 0x22) & 0x03) * 256 + in adv7842_query_dv_timings()
1571 hdmi_read(sd, 0x23); in adv7842_query_dv_timings()
1572 bt->hbackporch = (hdmi_read(sd, 0x24) & 0x03) * 256 + in adv7842_query_dv_timings()
1573 hdmi_read(sd, 0x25); in adv7842_query_dv_timings()
1574 bt->vfrontporch = ((hdmi_read(sd, 0x2a) & 0x1f) * 256 + in adv7842_query_dv_timings()
1575 hdmi_read(sd, 0x2b)) / 2; in adv7842_query_dv_timings()
1576 bt->vsync = ((hdmi_read(sd, 0x2e) & 0x1f) * 256 + in adv7842_query_dv_timings()
1577 hdmi_read(sd, 0x2f)) / 2; in adv7842_query_dv_timings()
1578 bt->vbackporch = ((hdmi_read(sd, 0x32) & 0x1f) * 256 + in adv7842_query_dv_timings()
1579 hdmi_read(sd, 0x33)) / 2; in adv7842_query_dv_timings()
1580 bt->polarities = ((hdmi_read(sd, 0x05) & 0x10) ? V4L2_DV_VSYNC_POS_POL : 0) | in adv7842_query_dv_timings()
1581 ((hdmi_read(sd, 0x05) & 0x20) ? V4L2_DV_HSYNC_POS_POL : 0); in adv7842_query_dv_timings()
1583 bt->height += (hdmi_read(sd, 0x0b) & 0x0f) * 256 + in adv7842_query_dv_timings()
1584 hdmi_read(sd, 0x0c); in adv7842_query_dv_timings()
1585 bt->il_vfrontporch = ((hdmi_read(sd, 0x2c) & 0x1f) * 256 + in adv7842_query_dv_timings()
1586 hdmi_read(sd, 0x2d)) / 2; in adv7842_query_dv_timings()
1587 bt->il_vsync = ((hdmi_read(sd, 0x30) & 0x1f) * 256 + in adv7842_query_dv_timings()
1588 hdmi_read(sd, 0x31)) / 2; in adv7842_query_dv_timings()
1589 bt->il_vbackporch = ((hdmi_read(sd, 0x34) & 0x1f) * 256 + in adv7842_query_dv_timings()
1590 hdmi_read(sd, 0x35)) / 2; in adv7842_query_dv_timings()
1596 adv7842_fill_optional_dv_timings_fields(sd, timings); in adv7842_query_dv_timings()
1610 if (!stdi2dv_timings(sd, &stdi, timings)) in adv7842_query_dv_timings()
1613 v4l2_dbg(1, debug, sd, "%s: lcvs + 1 = %d\n", __func__, stdi.lcvs); in adv7842_query_dv_timings()
1614 if (!stdi2dv_timings(sd, &stdi, timings)) in adv7842_query_dv_timings()
1617 v4l2_dbg(1, debug, sd, "%s: lcvs - 1 = %d\n", __func__, stdi.lcvs); in adv7842_query_dv_timings()
1618 if (stdi2dv_timings(sd, &stdi, timings)) { in adv7842_query_dv_timings()
1629 v4l2_dbg(1, debug, sd, "%s: restart STDI\n", __func__); in adv7842_query_dv_timings()
1632 cp_write_and_or(sd, 0x86, 0xf9, 0x00); in adv7842_query_dv_timings()
1634 cp_write_and_or(sd, 0x86, 0xf9, 0x04); in adv7842_query_dv_timings()
1636 cp_write_and_or(sd, 0x86, 0xf9, 0x02); in adv7842_query_dv_timings()
1640 v4l2_dbg(1, debug, sd, "%s: format not supported\n", __func__); in adv7842_query_dv_timings()
1648 v4l2_print_dv_timings(sd->name, "adv7842_query_dv_timings:", in adv7842_query_dv_timings()
1653 static int adv7842_s_dv_timings(struct v4l2_subdev *sd, unsigned int pad, in adv7842_s_dv_timings() argument
1656 struct adv7842_state *state = to_state(sd); in adv7842_s_dv_timings()
1660 v4l2_dbg(1, debug, sd, "%s:\n", __func__); in adv7842_s_dv_timings()
1669 v4l2_dbg(1, debug, sd, "%s: no change\n", __func__); in adv7842_s_dv_timings()
1675 if (!v4l2_valid_dv_timings(timings, adv7842_get_dv_timings_cap(sd), in adv7842_s_dv_timings()
1679 adv7842_fill_optional_dv_timings_fields(sd, timings); in adv7842_s_dv_timings()
1683 cp_write(sd, 0x91, bt->interlaced ? 0x40 : 0x00); in adv7842_s_dv_timings()
1686 err = configure_predefined_video_timings(sd, timings); in adv7842_s_dv_timings()
1690 configure_custom_video_timings(sd, bt); in adv7842_s_dv_timings()
1693 set_rgb_quantization_range(sd); in adv7842_s_dv_timings()
1697 v4l2_print_dv_timings(sd->name, "adv7842_s_dv_timings: ", in adv7842_s_dv_timings()
1702 static int adv7842_g_dv_timings(struct v4l2_subdev *sd, unsigned int pad, in adv7842_g_dv_timings() argument
1705 struct adv7842_state *state = to_state(sd); in adv7842_g_dv_timings()
1716 static void enable_input(struct v4l2_subdev *sd) in enable_input() argument
1718 struct adv7842_state *state = to_state(sd); in enable_input()
1720 set_rgb_quantization_range(sd); in enable_input()
1725 io_write(sd, 0x15, 0xb0); /* Disable Tristate of Pins (no audio) */ in enable_input()
1728 hdmi_write(sd, 0x01, 0x00); /* Enable HDMI clock terminators */ in enable_input()
1729 io_write(sd, 0x15, 0xa0); /* Disable Tristate of Pins */ in enable_input()
1730 hdmi_write_and_or(sd, 0x1a, 0xef, 0x00); /* Unmute audio */ in enable_input()
1733 v4l2_dbg(2, debug, sd, "%s: Unknown mode %d\n", in enable_input()
1739 static void disable_input(struct v4l2_subdev *sd) in disable_input() argument
1741 hdmi_write_and_or(sd, 0x1a, 0xef, 0x10); /* Mute audio [REF_01, c. 2.2.2] */ in disable_input()
1743 io_write(sd, 0x15, 0xbe); /* Tristate all outputs from video core */ in disable_input()
1744 hdmi_write(sd, 0x01, 0x78); /* Disable HDMI clock terminators */ in disable_input()
1747 static void sdp_csc_coeff(struct v4l2_subdev *sd, in sdp_csc_coeff() argument
1751 sdp_io_write_and_or(sd, 0xe0, 0xbf, c->manual ? 0x00 : 0x40); in sdp_csc_coeff()
1757 sdp_io_write_and_or(sd, 0xe0, 0x7f, c->scaling == 2 ? 0x80 : 0x00); in sdp_csc_coeff()
1760 sdp_io_write_and_or(sd, 0xe0, 0xe0, c->A1 >> 8); in sdp_csc_coeff()
1761 sdp_io_write(sd, 0xe1, c->A1); in sdp_csc_coeff()
1762 sdp_io_write_and_or(sd, 0xe2, 0xe0, c->A2 >> 8); in sdp_csc_coeff()
1763 sdp_io_write(sd, 0xe3, c->A2); in sdp_csc_coeff()
1764 sdp_io_write_and_or(sd, 0xe4, 0xe0, c->A3 >> 8); in sdp_csc_coeff()
1765 sdp_io_write(sd, 0xe5, c->A3); in sdp_csc_coeff()
1768 sdp_io_write_and_or(sd, 0xe6, 0x80, c->A4 >> 8); in sdp_csc_coeff()
1769 sdp_io_write(sd, 0xe7, c->A4); in sdp_csc_coeff()
1772 sdp_io_write_and_or(sd, 0xe8, 0xe0, c->B1 >> 8); in sdp_csc_coeff()
1773 sdp_io_write(sd, 0xe9, c->B1); in sdp_csc_coeff()
1774 sdp_io_write_and_or(sd, 0xea, 0xe0, c->B2 >> 8); in sdp_csc_coeff()
1775 sdp_io_write(sd, 0xeb, c->B2); in sdp_csc_coeff()
1776 sdp_io_write_and_or(sd, 0xec, 0xe0, c->B3 >> 8); in sdp_csc_coeff()
1777 sdp_io_write(sd, 0xed, c->B3); in sdp_csc_coeff()
1780 sdp_io_write_and_or(sd, 0xee, 0x80, c->B4 >> 8); in sdp_csc_coeff()
1781 sdp_io_write(sd, 0xef, c->B4); in sdp_csc_coeff()
1784 sdp_io_write_and_or(sd, 0xf0, 0xe0, c->C1 >> 8); in sdp_csc_coeff()
1785 sdp_io_write(sd, 0xf1, c->C1); in sdp_csc_coeff()
1786 sdp_io_write_and_or(sd, 0xf2, 0xe0, c->C2 >> 8); in sdp_csc_coeff()
1787 sdp_io_write(sd, 0xf3, c->C2); in sdp_csc_coeff()
1788 sdp_io_write_and_or(sd, 0xf4, 0xe0, c->C3 >> 8); in sdp_csc_coeff()
1789 sdp_io_write(sd, 0xf5, c->C3); in sdp_csc_coeff()
1792 sdp_io_write_and_or(sd, 0xf6, 0x80, c->C4 >> 8); in sdp_csc_coeff()
1793 sdp_io_write(sd, 0xf7, c->C4); in sdp_csc_coeff()
1796 static void select_input(struct v4l2_subdev *sd, in select_input() argument
1799 struct adv7842_state *state = to_state(sd); in select_input()
1803 io_write(sd, 0x00, vid_std_select); /* video std: CVBS or YC mode */ in select_input()
1804 io_write(sd, 0x01, 0); /* prim mode */ in select_input()
1806 cp_write_and_or(sd, 0x81, 0xef, 0x10); in select_input()
1808 afe_write(sd, 0x00, 0x00); /* power up ADC */ in select_input()
1809 afe_write(sd, 0xc8, 0x00); /* phase control */ in select_input()
1811 io_write(sd, 0xdd, 0x90); /* Manual 2x output clock */ in select_input()
1815 afe_write_and_or(sd, 0x02, 0x7f, 0x80); in select_input()
1817 afe_write(sd, 0x03, 0xa0); /* ADC0 to AIN10 (CVBS), ADC1 N/C*/ in select_input()
1818 afe_write(sd, 0x04, 0x00); /* ADC2 N/C,ADC3 N/C*/ in select_input()
1820 afe_write(sd, 0x03, 0xa0); /* ADC0 to AIN10 (CVBS), ADC1 N/C*/ in select_input()
1821 afe_write(sd, 0x04, 0xc0); /* ADC2 to AIN12, ADC3 N/C*/ in select_input()
1823 afe_write(sd, 0x0c, 0x1f); /* ADI recommend write */ in select_input()
1824 afe_write(sd, 0x12, 0x63); /* ADI recommend write */ in select_input()
1826 sdp_io_write(sd, 0xb2, 0x60); /* Disable AV codes */ in select_input()
1827 sdp_io_write(sd, 0xc8, 0xe3); /* Disable Ancillary data */ in select_input()
1830 sdp_write(sd, 0x00, 0x3F); /* Autodetect PAL NTSC (not SECAM) */ in select_input()
1831 sdp_write(sd, 0x01, 0x00); /* Pedestal Off */ in select_input()
1833 sdp_write(sd, 0x03, 0xE4); /* Manual VCR Gain Luma 0x40B */ in select_input()
1834 sdp_write(sd, 0x04, 0x0B); /* Manual Luma setting */ in select_input()
1835 sdp_write(sd, 0x05, 0xC3); /* Manual Chroma setting 0x3FE */ in select_input()
1836 sdp_write(sd, 0x06, 0xFE); /* Manual Chroma setting */ in select_input()
1837 sdp_write(sd, 0x12, 0x0D); /* Frame TBC,I_P, 3D comb enabled */ in select_input()
1838 sdp_write(sd, 0xA7, 0x00); /* ADI Recommended Write */ in select_input()
1839 sdp_io_write(sd, 0xB0, 0x00); /* Disable H and v blanking */ in select_input()
1842 sdp_write_and_or(sd, 0x12, 0xf6, 0x09); in select_input()
1849 afe_write_and_or(sd, 0x02, 0x7f, 0x00); in select_input()
1851 io_write(sd, 0x00, vid_std_select); /* video std */ in select_input()
1852 io_write(sd, 0x01, 0x02); /* prim mode */ in select_input()
1853 cp_write_and_or(sd, 0x81, 0xef, 0x10); /* enable embedded syncs in select_input()
1856 afe_write(sd, 0x00, 0x00); /* power up ADC */ in select_input()
1857 afe_write(sd, 0xc8, 0x00); /* phase control */ in select_input()
1860 io_write_and_or(sd, 0x02, 0x0f, 0x60); in select_input()
1863 io_write_and_or(sd, 0x02, 0x0f, 0x10); in select_input()
1869 afe_write(sd, 0x0c, 0x1f); /* ADC Range improvement */ in select_input()
1870 afe_write(sd, 0x12, 0x63); /* ADC Range improvement */ in select_input()
1873 cp_write(sd, 0x73, 0x10); in select_input()
1874 cp_write(sd, 0x74, 0x04); in select_input()
1875 cp_write(sd, 0x75, 0x01); in select_input()
1876 cp_write(sd, 0x76, 0x00); in select_input()
1878 cp_write(sd, 0x3e, 0x04); /* CP core pre-gain control */ in select_input()
1879 cp_write(sd, 0xc3, 0x39); /* CP coast control. Graphics mode */ in select_input()
1880 cp_write(sd, 0x40, 0x5c); /* CP core pre-gain control. Graphics mode */ in select_input()
1885 afe_write_and_or(sd, 0x02, 0x7f, 0x00); in select_input()
1888 hdmi_write(sd, 0x00, 0x02); /* select port A */ in select_input()
1890 hdmi_write(sd, 0x00, 0x03); /* select port B */ in select_input()
1891 io_write(sd, 0x00, vid_std_select); /* video std */ in select_input()
1892 io_write(sd, 0x01, 5); /* prim mode */ in select_input()
1893 cp_write_and_or(sd, 0x81, 0xef, 0x00); /* disable embedded syncs in select_input()
1899 hdmi_write(sd, 0xc0, 0x00); in select_input()
1900 hdmi_write(sd, 0x0d, 0x34); /* ADI recommended write */ in select_input()
1901 hdmi_write(sd, 0x3d, 0x10); /* ADI recommended write */ in select_input()
1902 hdmi_write(sd, 0x44, 0x85); /* TMDS PLL optimization */ in select_input()
1903 hdmi_write(sd, 0x46, 0x1f); /* ADI recommended write */ in select_input()
1904 hdmi_write(sd, 0x57, 0xb6); /* TMDS PLL optimization */ in select_input()
1905 hdmi_write(sd, 0x58, 0x03); /* TMDS PLL optimization */ in select_input()
1906 hdmi_write(sd, 0x60, 0x88); /* TMDS PLL optimization */ in select_input()
1907 hdmi_write(sd, 0x61, 0x88); /* TMDS PLL optimization */ in select_input()
1908 hdmi_write(sd, 0x6c, 0x18); /* Disable ISRC clearing bit, in select_input()
1910 hdmi_write(sd, 0x75, 0x10); /* DDC drive strength */ in select_input()
1911 hdmi_write(sd, 0x85, 0x1f); /* equaliser */ in select_input()
1912 hdmi_write(sd, 0x87, 0x70); /* ADI recommended write */ in select_input()
1913 hdmi_write(sd, 0x89, 0x04); /* equaliser */ in select_input()
1914 hdmi_write(sd, 0x8a, 0x1e); /* equaliser */ in select_input()
1915 hdmi_write(sd, 0x93, 0x04); /* equaliser */ in select_input()
1916 hdmi_write(sd, 0x94, 0x1e); /* equaliser */ in select_input()
1917 hdmi_write(sd, 0x99, 0xa1); /* ADI recommended write */ in select_input()
1918 hdmi_write(sd, 0x9b, 0x09); /* ADI recommended write */ in select_input()
1919 hdmi_write(sd, 0x9d, 0x02); /* equaliser */ in select_input()
1921 afe_write(sd, 0x00, 0xff); /* power down ADC */ in select_input()
1922 afe_write(sd, 0xc8, 0x40); /* phase control */ in select_input()
1925 cp_write(sd, 0x73, 0x10); in select_input()
1926 cp_write(sd, 0x74, 0x04); in select_input()
1927 cp_write(sd, 0x75, 0x01); in select_input()
1928 cp_write(sd, 0x76, 0x00); in select_input()
1933 afe_write(sd, 0x12, 0xfb); /* ADC noise shaping filter controls */ in select_input()
1934 afe_write(sd, 0x0c, 0x0d); /* CP core gain controls */ in select_input()
1935 cp_write(sd, 0x3e, 0x00); /* CP core pre-gain control */ in select_input()
1938 cp_write(sd, 0xc3, 0x33); /* Component mode */ in select_input()
1941 io_write_and_or(sd, 0x02, 0x0f, 0xf0); in select_input()
1945 v4l2_dbg(2, debug, sd, "%s: Unknown mode %d\n", in select_input()
1951 static int adv7842_s_routing(struct v4l2_subdev *sd, in adv7842_s_routing() argument
1954 struct adv7842_state *state = to_state(sd); in adv7842_s_routing()
1956 v4l2_dbg(2, debug, sd, "%s: input %d\n", __func__, input); in adv7842_s_routing()
1989 disable_input(sd); in adv7842_s_routing()
1990 select_input(sd, state->vid_std_select); in adv7842_s_routing()
1991 enable_input(sd); in adv7842_s_routing()
1993 v4l2_subdev_notify_event(sd, &adv7842_ev_fmt); in adv7842_s_routing()
1998 static int adv7842_enum_mbus_code(struct v4l2_subdev *sd, in adv7842_enum_mbus_code() argument
2062 struct v4l2_subdev *sd = &state->sd; in adv7842_setup_format() local
2064 io_write_clr_set(sd, 0x02, 0x02, in adv7842_setup_format()
2066 io_write(sd, 0x03, state->format->op_format_sel | in adv7842_setup_format()
2068 io_write_clr_set(sd, 0x04, 0xe0, adv7842_op_ch_sel(state)); in adv7842_setup_format()
2069 io_write_clr_set(sd, 0x05, 0x01, in adv7842_setup_format()
2071 set_rgb_quantization_range(sd); in adv7842_setup_format()
2074 static int adv7842_get_format(struct v4l2_subdev *sd, in adv7842_get_format() argument
2078 struct adv7842_state *state = to_state(sd); in adv7842_get_format()
2085 if (!(sdp_read(sd, 0x5a) & 0x01)) in adv7842_get_format()
2112 static int adv7842_set_format(struct v4l2_subdev *sd, in adv7842_set_format() argument
2116 struct adv7842_state *state = to_state(sd); in adv7842_set_format()
2123 return adv7842_get_format(sd, sd_state, format); in adv7842_set_format()
2145 static void adv7842_irq_enable(struct v4l2_subdev *sd, bool enable) in adv7842_irq_enable() argument
2149 io_write(sd, 0x46, 0x9c); in adv7842_irq_enable()
2151 io_write(sd, 0x5a, 0x10); in adv7842_irq_enable()
2153 io_write(sd, 0x73, 0x03); in adv7842_irq_enable()
2155 io_write(sd, 0x78, 0x03); in adv7842_irq_enable()
2157 io_write(sd, 0xa0, 0x09); in adv7842_irq_enable()
2159 io_write(sd, 0x69, 0x08); in adv7842_irq_enable()
2161 io_write(sd, 0x46, 0x0); in adv7842_irq_enable()
2162 io_write(sd, 0x5a, 0x0); in adv7842_irq_enable()
2163 io_write(sd, 0x73, 0x0); in adv7842_irq_enable()
2164 io_write(sd, 0x78, 0x0); in adv7842_irq_enable()
2165 io_write(sd, 0xa0, 0x0); in adv7842_irq_enable()
2166 io_write(sd, 0x69, 0x0); in adv7842_irq_enable()
2171 static void adv7842_cec_tx_raw_status(struct v4l2_subdev *sd, u8 tx_raw_status) in adv7842_cec_tx_raw_status() argument
2173 struct adv7842_state *state = to_state(sd); in adv7842_cec_tx_raw_status()
2175 if ((cec_read(sd, 0x11) & 0x01) == 0) { in adv7842_cec_tx_raw_status()
2176 v4l2_dbg(1, debug, sd, "%s: tx raw: tx disabled\n", __func__); in adv7842_cec_tx_raw_status()
2181 v4l2_dbg(1, debug, sd, "%s: tx raw: arbitration lost\n", in adv7842_cec_tx_raw_status()
2192 v4l2_dbg(1, debug, sd, "%s: tx raw: retry failed\n", __func__); in adv7842_cec_tx_raw_status()
2198 nack_cnt = cec_read(sd, 0x14) & 0xf; in adv7842_cec_tx_raw_status()
2201 low_drive_cnt = cec_read(sd, 0x14) >> 4; in adv7842_cec_tx_raw_status()
2209 v4l2_dbg(1, debug, sd, "%s: tx raw: ready ok\n", __func__); in adv7842_cec_tx_raw_status()
2215 static void adv7842_cec_isr(struct v4l2_subdev *sd, bool *handled) in adv7842_cec_isr() argument
2220 cec_irq = io_read(sd, 0x93) & 0x0f; in adv7842_cec_isr()
2224 v4l2_dbg(1, debug, sd, "%s: cec: irq 0x%x\n", __func__, cec_irq); in adv7842_cec_isr()
2225 adv7842_cec_tx_raw_status(sd, cec_irq); in adv7842_cec_isr()
2227 struct adv7842_state *state = to_state(sd); in adv7842_cec_isr()
2230 msg.len = cec_read(sd, 0x25) & 0x1f; in adv7842_cec_isr()
2238 msg.msg[i] = cec_read(sd, i + 0x15); in adv7842_cec_isr()
2239 cec_write(sd, 0x26, 0x01); /* re-enable rx */ in adv7842_cec_isr()
2244 io_write(sd, 0x94, cec_irq); in adv7842_cec_isr()
2253 struct v4l2_subdev *sd = &state->sd; in adv7842_cec_adap_enable() local
2256 cec_write_clr_set(sd, 0x2a, 0x01, 0x01); /* power up cec */ in adv7842_cec_adap_enable()
2257 cec_write(sd, 0x2c, 0x01); /* cec soft reset */ in adv7842_cec_adap_enable()
2258 cec_write_clr_set(sd, 0x11, 0x01, 0); /* initially disable tx */ in adv7842_cec_adap_enable()
2264 io_write_clr_set(sd, 0x96, 0x0f, 0x0f); in adv7842_cec_adap_enable()
2265 cec_write(sd, 0x26, 0x01); /* enable rx */ in adv7842_cec_adap_enable()
2268 io_write_clr_set(sd, 0x96, 0x0f, 0x00); in adv7842_cec_adap_enable()
2270 cec_write_clr_set(sd, 0x27, 0x70, 0x00); in adv7842_cec_adap_enable()
2272 cec_write_clr_set(sd, 0x2a, 0x01, 0x00); in adv7842_cec_adap_enable()
2282 struct v4l2_subdev *sd = &state->sd; in adv7842_cec_adap_log_addr() local
2289 cec_write_clr_set(sd, 0x27, 0x70, 0); in adv7842_cec_adap_log_addr()
2313 cec_write_clr_set(sd, 0x27, 0x10, 0x10); in adv7842_cec_adap_log_addr()
2315 cec_write_clr_set(sd, 0x28, 0x0f, addr); in adv7842_cec_adap_log_addr()
2319 cec_write_clr_set(sd, 0x27, 0x20, 0x20); in adv7842_cec_adap_log_addr()
2321 cec_write_clr_set(sd, 0x28, 0xf0, addr << 4); in adv7842_cec_adap_log_addr()
2325 cec_write_clr_set(sd, 0x27, 0x40, 0x40); in adv7842_cec_adap_log_addr()
2327 cec_write_clr_set(sd, 0x29, 0x0f, addr); in adv7842_cec_adap_log_addr()
2337 struct v4l2_subdev *sd = &state->sd; in adv7842_cec_adap_transmit() local
2346 cec_write_clr_set(sd, 0x12, 0x70, max(1, attempts - 1) << 4); in adv7842_cec_adap_transmit()
2349 v4l2_err(sd, "%s: len exceeded 16 (%d)\n", __func__, len); in adv7842_cec_adap_transmit()
2355 cec_write(sd, i, msg->msg[i]); in adv7842_cec_adap_transmit()
2358 cec_write(sd, 0x10, len); in adv7842_cec_adap_transmit()
2360 cec_write(sd, 0x11, 0x01); in adv7842_cec_adap_transmit()
2371 static int adv7842_isr(struct v4l2_subdev *sd, u32 status, bool *handled) in adv7842_isr() argument
2373 struct adv7842_state *state = to_state(sd); in adv7842_isr()
2377 adv7842_irq_enable(sd, false); in adv7842_isr()
2380 irq_status[0] = io_read(sd, 0x43); in adv7842_isr()
2381 irq_status[1] = io_read(sd, 0x57); in adv7842_isr()
2382 irq_status[2] = io_read(sd, 0x70); in adv7842_isr()
2383 irq_status[3] = io_read(sd, 0x75); in adv7842_isr()
2384 irq_status[4] = io_read(sd, 0x9d); in adv7842_isr()
2385 irq_status[5] = io_read(sd, 0x66); in adv7842_isr()
2389 io_write(sd, 0x44, irq_status[0]); in adv7842_isr()
2391 io_write(sd, 0x58, irq_status[1]); in adv7842_isr()
2393 io_write(sd, 0x71, irq_status[2]); in adv7842_isr()
2395 io_write(sd, 0x76, irq_status[3]); in adv7842_isr()
2397 io_write(sd, 0x9e, irq_status[4]); in adv7842_isr()
2399 io_write(sd, 0x67, irq_status[5]); in adv7842_isr()
2401 adv7842_irq_enable(sd, true); in adv7842_isr()
2403 v4l2_dbg(1, debug, sd, "%s: irq %x, %x, %x, %x, %x, %x\n", __func__, in adv7842_isr()
2417 if (is_digital_input(sd)) in adv7842_isr()
2424 v4l2_dbg(1, debug, sd, in adv7842_isr()
2428 v4l2_subdev_notify_event(sd, &adv7842_ev_fmt); in adv7842_isr()
2435 v4l2_dbg(1, debug, sd, "%s: irq %s mode\n", __func__, in adv7842_isr()
2436 (io_read(sd, 0x65) & 0x08) ? "HDMI" : "DVI"); in adv7842_isr()
2437 set_rgb_quantization_range(sd); in adv7842_isr()
2444 adv7842_cec_isr(sd, handled); in adv7842_isr()
2449 v4l2_dbg(1, debug, sd, "%s: irq tx_5v\n", __func__); in adv7842_isr()
2450 adv7842_s_detect_tx_5v_ctrl(sd); in adv7842_isr()
2457 static int adv7842_get_edid(struct v4l2_subdev *sd, struct v4l2_edid *edid) in adv7842_get_edid() argument
2459 struct adv7842_state *state = to_state(sd); in adv7842_get_edid()
2509 static int adv7842_set_edid(struct v4l2_subdev *sd, struct v4l2_edid *e) in adv7842_set_edid() argument
2511 struct adv7842_state *state = to_state(sd); in adv7842_set_edid()
2542 err = edid_write_vga_segment(sd); in adv7842_set_edid()
2553 adv7842_s_detect_tx_5v_ctrl(sd); in adv7842_set_edid()
2555 err = edid_write_hdmi_segment(sd, e->pad); in adv7842_set_edid()
2561 v4l2_err(sd, "error %d writing edid on port %d\n", err, e->pad); in adv7842_set_edid()
2579 static int adv7842_read_infoframe_buf(struct v4l2_subdev *sd, int index, in adv7842_read_infoframe_buf() argument
2585 if (!(io_read(sd, 0x60) & cri->present_mask)) { in adv7842_read_infoframe_buf()
2586 v4l2_dbg(1, debug, sd, in adv7842_read_infoframe_buf()
2592 buf[i] = infoframe_read(sd, cri->head_addr + i); in adv7842_read_infoframe_buf()
2597 v4l2_err(sd, "%s: invalid %s infoframe length %d\n", in adv7842_read_infoframe_buf()
2603 buf[i + 3] = infoframe_read(sd, cri->payload_addr + i); in adv7842_read_infoframe_buf()
2607 static void adv7842_log_infoframes(struct v4l2_subdev *sd) in adv7842_log_infoframes() argument
2609 struct i2c_client *client = v4l2_get_subdevdata(sd); in adv7842_log_infoframes()
2615 if (!(hdmi_read(sd, 0x05) & 0x80)) { in adv7842_log_infoframes()
2616 v4l2_info(sd, "receive DVI-D signal, no infoframes\n"); in adv7842_log_infoframes()
2621 len = adv7842_read_infoframe_buf(sd, i, buffer); in adv7842_log_infoframes()
2626 v4l2_err(sd, "%s: unpack of %s infoframe failed\n", in adv7842_log_infoframes()
2655 static int adv7842_sdp_log_status(struct v4l2_subdev *sd) in adv7842_sdp_log_status() argument
2658 u8 sdp_signal_detected = sdp_read(sd, 0x5A) & 0x01; in adv7842_sdp_log_status()
2660 v4l2_info(sd, "Chip powered %s\n", no_power(sd) ? "off" : "on"); in adv7842_sdp_log_status()
2661 v4l2_info(sd, "Prim-mode = 0x%x, video std = 0x%x\n", in adv7842_sdp_log_status()
2662 io_read(sd, 0x01) & 0x0f, io_read(sd, 0x00) & 0x3f); in adv7842_sdp_log_status()
2664 v4l2_info(sd, "SDP: free run: %s\n", in adv7842_sdp_log_status()
2665 (sdp_read(sd, 0x56) & 0x01) ? "on" : "off"); in adv7842_sdp_log_status()
2666 v4l2_info(sd, "SDP: %s\n", sdp_signal_detected ? in adv7842_sdp_log_status()
2667 "valid SD/PR signal detected" : "invalid/no signal"); in adv7842_sdp_log_status()
2683 v4l2_info(sd, "SDP: standard %s\n", in adv7842_sdp_log_status()
2684 sdp_std_txt[sdp_read(sd, 0x52) & 0x0f]); in adv7842_sdp_log_status()
2685 v4l2_info(sd, "SDP: %s\n", in adv7842_sdp_log_status()
2686 (sdp_read(sd, 0x59) & 0x08) ? "50Hz" : "60Hz"); in adv7842_sdp_log_status()
2687 v4l2_info(sd, "SDP: %s\n", in adv7842_sdp_log_status()
2688 (sdp_read(sd, 0x57) & 0x08) ? "Interlaced" : "Progressive"); in adv7842_sdp_log_status()
2689 v4l2_info(sd, "SDP: deinterlacer %s\n", in adv7842_sdp_log_status()
2690 (sdp_read(sd, 0x12) & 0x08) ? "enabled" : "disabled"); in adv7842_sdp_log_status()
2691 v4l2_info(sd, "SDP: csc %s mode\n", in adv7842_sdp_log_status()
2692 (sdp_io_read(sd, 0xe0) & 0x40) ? "auto" : "manual"); in adv7842_sdp_log_status()
2697 static int adv7842_cp_log_status(struct v4l2_subdev *sd) in adv7842_cp_log_status() argument
2700 struct adv7842_state *state = to_state(sd); in adv7842_cp_log_status()
2702 u8 reg_io_0x02 = io_read(sd, 0x02); in adv7842_cp_log_status()
2703 u8 reg_io_0x21 = io_read(sd, 0x21); in adv7842_cp_log_status()
2704 u8 reg_rep_0x77 = rep_read(sd, 0x77); in adv7842_cp_log_status()
2705 u8 reg_rep_0x7d = rep_read(sd, 0x7d); in adv7842_cp_log_status()
2706 bool audio_pll_locked = hdmi_read(sd, 0x04) & 0x01; in adv7842_cp_log_status()
2707 bool audio_sample_packet_detect = hdmi_read(sd, 0x18) & 0x01; in adv7842_cp_log_status()
2708 bool audio_mute = io_read(sd, 0x65) & 0x40; in adv7842_cp_log_status()
2736 v4l2_info(sd, "-----Chip status-----\n"); in adv7842_cp_log_status()
2737 v4l2_info(sd, "Chip power: %s\n", no_power(sd) ? "off" : "on"); in adv7842_cp_log_status()
2738 v4l2_info(sd, "HDMI/DVI-D port selected: %s\n", in adv7842_cp_log_status()
2740 v4l2_info(sd, "EDID A %s, B %s\n", in adv7842_cp_log_status()
2745 v4l2_info(sd, "HPD A %s, B %s\n", in adv7842_cp_log_status()
2748 v4l2_info(sd, "CEC: %s\n", state->cec_enabled_adap ? in adv7842_cp_log_status()
2757 v4l2_info(sd, "CEC Logical Address: 0x%x\n", in adv7842_cp_log_status()
2762 v4l2_info(sd, "-----Signal status-----\n"); in adv7842_cp_log_status()
2764 v4l2_info(sd, "Cable detected (+5V power): %s\n", in adv7842_cp_log_status()
2765 io_read(sd, 0x6f) & 0x02 ? "true" : "false"); in adv7842_cp_log_status()
2766 v4l2_info(sd, "TMDS signal detected: %s\n", in adv7842_cp_log_status()
2767 (io_read(sd, 0x6a) & 0x02) ? "true" : "false"); in adv7842_cp_log_status()
2768 v4l2_info(sd, "TMDS signal locked: %s\n", in adv7842_cp_log_status()
2769 (io_read(sd, 0x6a) & 0x20) ? "true" : "false"); in adv7842_cp_log_status()
2771 v4l2_info(sd, "Cable detected (+5V power):%s\n", in adv7842_cp_log_status()
2772 io_read(sd, 0x6f) & 0x01 ? "true" : "false"); in adv7842_cp_log_status()
2773 v4l2_info(sd, "TMDS signal detected: %s\n", in adv7842_cp_log_status()
2774 (io_read(sd, 0x6a) & 0x01) ? "true" : "false"); in adv7842_cp_log_status()
2775 v4l2_info(sd, "TMDS signal locked: %s\n", in adv7842_cp_log_status()
2776 (io_read(sd, 0x6a) & 0x10) ? "true" : "false"); in adv7842_cp_log_status()
2778 v4l2_info(sd, "CP free run: %s\n", in adv7842_cp_log_status()
2779 (!!(cp_read(sd, 0xff) & 0x10) ? "on" : "off")); in adv7842_cp_log_status()
2780 v4l2_info(sd, "Prim-mode = 0x%x, video std = 0x%x, v_freq = 0x%x\n", in adv7842_cp_log_status()
2781 io_read(sd, 0x01) & 0x0f, io_read(sd, 0x00) & 0x3f, in adv7842_cp_log_status()
2782 (io_read(sd, 0x01) & 0x70) >> 4); in adv7842_cp_log_status()
2784 v4l2_info(sd, "-----Video Timings-----\n"); in adv7842_cp_log_status()
2785 if (no_cp_signal(sd)) { in adv7842_cp_log_status()
2786 v4l2_info(sd, "STDI: not locked\n"); in adv7842_cp_log_status()
2788 u32 bl = ((cp_read(sd, 0xb1) & 0x3f) << 8) | cp_read(sd, 0xb2); in adv7842_cp_log_status()
2789 u32 lcf = ((cp_read(sd, 0xb3) & 0x7) << 8) | cp_read(sd, 0xb4); in adv7842_cp_log_status()
2790 u32 lcvs = cp_read(sd, 0xb3) >> 3; in adv7842_cp_log_status()
2791 u32 fcl = ((cp_read(sd, 0xb8) & 0x1f) << 8) | cp_read(sd, 0xb9); in adv7842_cp_log_status()
2792 char hs_pol = ((cp_read(sd, 0xb5) & 0x10) ? in adv7842_cp_log_status()
2793 ((cp_read(sd, 0xb5) & 0x08) ? '+' : '-') : 'x'); in adv7842_cp_log_status()
2794 char vs_pol = ((cp_read(sd, 0xb5) & 0x40) ? in adv7842_cp_log_status()
2795 ((cp_read(sd, 0xb5) & 0x20) ? '+' : '-') : 'x'); in adv7842_cp_log_status()
2796 v4l2_info(sd, in adv7842_cp_log_status()
2799 (cp_read(sd, 0xb1) & 0x40) ? in adv7842_cp_log_status()
2803 if (adv7842_query_dv_timings(sd, 0, &timings)) in adv7842_cp_log_status()
2804 v4l2_info(sd, "No video detected\n"); in adv7842_cp_log_status()
2806 v4l2_print_dv_timings(sd->name, "Detected format: ", in adv7842_cp_log_status()
2808 v4l2_print_dv_timings(sd->name, "Configured format: ", in adv7842_cp_log_status()
2811 if (no_cp_signal(sd)) in adv7842_cp_log_status()
2814 v4l2_info(sd, "-----Color space-----\n"); in adv7842_cp_log_status()
2815 v4l2_info(sd, "RGB quantization range ctrl: %s\n", in adv7842_cp_log_status()
2817 v4l2_info(sd, "Input color space: %s\n", in adv7842_cp_log_status()
2819 v4l2_info(sd, "Output color space: %s %s, alt-gamma %s\n", in adv7842_cp_log_status()
2824 v4l2_info(sd, "Color space conversion: %s\n", in adv7842_cp_log_status()
2825 csc_coeff_sel_rb[cp_read(sd, 0xf4) >> 4]); in adv7842_cp_log_status()
2827 if (!is_digital_input(sd)) in adv7842_cp_log_status()
2830 v4l2_info(sd, "-----%s status-----\n", is_hdmi(sd) ? "HDMI" : "DVI-D"); in adv7842_cp_log_status()
2831 v4l2_info(sd, "HDCP encrypted content: %s\n", in adv7842_cp_log_status()
2832 (hdmi_read(sd, 0x05) & 0x40) ? "true" : "false"); in adv7842_cp_log_status()
2833 v4l2_info(sd, "HDCP keys read: %s%s\n", in adv7842_cp_log_status()
2834 (hdmi_read(sd, 0x04) & 0x20) ? "yes" : "no", in adv7842_cp_log_status()
2835 (hdmi_read(sd, 0x04) & 0x10) ? "ERROR" : ""); in adv7842_cp_log_status()
2836 if (!is_hdmi(sd)) in adv7842_cp_log_status()
2839 v4l2_info(sd, "Audio: pll %s, samples %s, %s\n", in adv7842_cp_log_status()
2844 v4l2_info(sd, "Audio format: %s\n", in adv7842_cp_log_status()
2845 (hdmi_read(sd, 0x07) & 0x40) ? "multi-channel" : "stereo"); in adv7842_cp_log_status()
2847 v4l2_info(sd, "Audio CTS: %u\n", (hdmi_read(sd, 0x5b) << 12) + in adv7842_cp_log_status()
2848 (hdmi_read(sd, 0x5c) << 8) + in adv7842_cp_log_status()
2849 (hdmi_read(sd, 0x5d) & 0xf0)); in adv7842_cp_log_status()
2850 v4l2_info(sd, "Audio N: %u\n", ((hdmi_read(sd, 0x5d) & 0x0f) << 16) + in adv7842_cp_log_status()
2851 (hdmi_read(sd, 0x5e) << 8) + in adv7842_cp_log_status()
2852 hdmi_read(sd, 0x5f)); in adv7842_cp_log_status()
2853 v4l2_info(sd, "AV Mute: %s\n", in adv7842_cp_log_status()
2854 (hdmi_read(sd, 0x04) & 0x40) ? "on" : "off"); in adv7842_cp_log_status()
2855 v4l2_info(sd, "Deep color mode: %s\n", in adv7842_cp_log_status()
2856 deep_color_mode_txt[hdmi_read(sd, 0x0b) >> 6]); in adv7842_cp_log_status()
2858 adv7842_log_infoframes(sd); in adv7842_cp_log_status()
2863 static int adv7842_log_status(struct v4l2_subdev *sd) in adv7842_log_status() argument
2865 struct adv7842_state *state = to_state(sd); in adv7842_log_status()
2868 return adv7842_sdp_log_status(sd); in adv7842_log_status()
2869 return adv7842_cp_log_status(sd); in adv7842_log_status()
2872 static int adv7842_querystd(struct v4l2_subdev *sd, v4l2_std_id *std) in adv7842_querystd() argument
2874 struct adv7842_state *state = to_state(sd); in adv7842_querystd()
2876 v4l2_dbg(1, debug, sd, "%s:\n", __func__); in adv7842_querystd()
2881 if (!(sdp_read(sd, 0x5A) & 0x01)) { in adv7842_querystd()
2883 v4l2_dbg(1, debug, sd, "%s: no valid signal\n", __func__); in adv7842_querystd()
2887 switch (sdp_read(sd, 0x52) & 0x0f) { in adv7842_querystd()
2927 static void adv7842_s_sdp_io(struct v4l2_subdev *sd, struct adv7842_sdp_io_sync_adjustment *s) in adv7842_s_sdp_io() argument
2930 sdp_io_write(sd, 0x94, (s->hs_beg >> 8) & 0xf); in adv7842_s_sdp_io()
2931 sdp_io_write(sd, 0x95, s->hs_beg & 0xff); in adv7842_s_sdp_io()
2932 sdp_io_write(sd, 0x96, (s->hs_width >> 8) & 0xf); in adv7842_s_sdp_io()
2933 sdp_io_write(sd, 0x97, s->hs_width & 0xff); in adv7842_s_sdp_io()
2934 sdp_io_write(sd, 0x98, (s->de_beg >> 8) & 0xf); in adv7842_s_sdp_io()
2935 sdp_io_write(sd, 0x99, s->de_beg & 0xff); in adv7842_s_sdp_io()
2936 sdp_io_write(sd, 0x9a, (s->de_end >> 8) & 0xf); in adv7842_s_sdp_io()
2937 sdp_io_write(sd, 0x9b, s->de_end & 0xff); in adv7842_s_sdp_io()
2938 sdp_io_write(sd, 0xa8, s->vs_beg_o); in adv7842_s_sdp_io()
2939 sdp_io_write(sd, 0xa9, s->vs_beg_e); in adv7842_s_sdp_io()
2940 sdp_io_write(sd, 0xaa, s->vs_end_o); in adv7842_s_sdp_io()
2941 sdp_io_write(sd, 0xab, s->vs_end_e); in adv7842_s_sdp_io()
2942 sdp_io_write(sd, 0xac, s->de_v_beg_o); in adv7842_s_sdp_io()
2943 sdp_io_write(sd, 0xad, s->de_v_beg_e); in adv7842_s_sdp_io()
2944 sdp_io_write(sd, 0xae, s->de_v_end_o); in adv7842_s_sdp_io()
2945 sdp_io_write(sd, 0xaf, s->de_v_end_e); in adv7842_s_sdp_io()
2948 sdp_io_write(sd, 0x94, 0x00); in adv7842_s_sdp_io()
2949 sdp_io_write(sd, 0x95, 0x00); in adv7842_s_sdp_io()
2950 sdp_io_write(sd, 0x96, 0x00); in adv7842_s_sdp_io()
2951 sdp_io_write(sd, 0x97, 0x20); in adv7842_s_sdp_io()
2952 sdp_io_write(sd, 0x98, 0x00); in adv7842_s_sdp_io()
2953 sdp_io_write(sd, 0x99, 0x00); in adv7842_s_sdp_io()
2954 sdp_io_write(sd, 0x9a, 0x00); in adv7842_s_sdp_io()
2955 sdp_io_write(sd, 0x9b, 0x00); in adv7842_s_sdp_io()
2956 sdp_io_write(sd, 0xa8, 0x04); in adv7842_s_sdp_io()
2957 sdp_io_write(sd, 0xa9, 0x04); in adv7842_s_sdp_io()
2958 sdp_io_write(sd, 0xaa, 0x04); in adv7842_s_sdp_io()
2959 sdp_io_write(sd, 0xab, 0x04); in adv7842_s_sdp_io()
2960 sdp_io_write(sd, 0xac, 0x04); in adv7842_s_sdp_io()
2961 sdp_io_write(sd, 0xad, 0x04); in adv7842_s_sdp_io()
2962 sdp_io_write(sd, 0xae, 0x04); in adv7842_s_sdp_io()
2963 sdp_io_write(sd, 0xaf, 0x04); in adv7842_s_sdp_io()
2967 static int adv7842_s_std(struct v4l2_subdev *sd, v4l2_std_id norm) in adv7842_s_std() argument
2969 struct adv7842_state *state = to_state(sd); in adv7842_s_std()
2972 v4l2_dbg(1, debug, sd, "%s:\n", __func__); in adv7842_s_std()
2978 adv7842_s_sdp_io(sd, &pdata->sdp_io_sync_625); in adv7842_s_std()
2980 adv7842_s_sdp_io(sd, &pdata->sdp_io_sync_525); in adv7842_s_std()
2982 adv7842_s_sdp_io(sd, NULL); in adv7842_s_std()
2991 static int adv7842_g_std(struct v4l2_subdev *sd, v4l2_std_id *norm) in adv7842_g_std() argument
2993 struct adv7842_state *state = to_state(sd); in adv7842_g_std()
2995 v4l2_dbg(1, debug, sd, "%s:\n", __func__); in adv7842_g_std()
3006 static int adv7842_core_init(struct v4l2_subdev *sd) in adv7842_core_init() argument
3008 struct adv7842_state *state = to_state(sd); in adv7842_core_init()
3010 hdmi_write(sd, 0x48, in adv7842_core_init()
3014 disable_input(sd); in adv7842_core_init()
3020 rep_write_and_or(sd, 0x77, 0xd3, 0x20); in adv7842_core_init()
3023 io_write(sd, 0x0c, 0x42); /* Power up part and power down VDP */ in adv7842_core_init()
3024 io_write(sd, 0x15, 0x80); /* Power up pads */ in adv7842_core_init()
3027 io_write(sd, 0x02, 0xf0 | pdata->alt_gamma << 3); in adv7842_core_init()
3028 io_write_and_or(sd, 0x05, 0xf0, pdata->blank_data << 3 | in adv7842_core_init()
3034 hdmi_write_and_or(sd, 0x1a, 0xf1, 0x08); /* Wait 1 s before unmute */ in adv7842_core_init()
3037 io_write_and_or(sd, 0x14, 0xc0, in adv7842_core_init()
3043 cp_write_and_or(sd, 0xba, 0xfc, pdata->hdmi_free_run_enable | in adv7842_core_init()
3047 sdp_write_and_or(sd, 0xdd, 0xf0, pdata->sdp_free_run_force | in adv7842_core_init()
3053 cp_write(sd, 0x69, 0x14); /* Enable CP CSC */ in adv7842_core_init()
3054 io_write(sd, 0x06, 0xa6); /* positive VS and HS and DE */ in adv7842_core_init()
3055 cp_write(sd, 0xf3, 0xdc); /* Low threshold to enter/exit free run mode */ in adv7842_core_init()
3056 afe_write(sd, 0xb5, 0x01); /* Setting MCLK to 256Fs */ in adv7842_core_init()
3058 afe_write(sd, 0x02, pdata->ain_sel); /* Select analog input muxing mode */ in adv7842_core_init()
3059 io_write_and_or(sd, 0x30, ~(1 << 4), pdata->output_bus_lsb_to_msb << 4); in adv7842_core_init()
3061 sdp_csc_coeff(sd, &pdata->sdp_csc_coeff); in adv7842_core_init()
3065 sdp_write(sd, 0x12, 0x0d); /* Frame TBC,3D comb enabled */ in adv7842_core_init()
3068 sdp_io_write(sd, 0x6f, 0x00); /* DDR mode */ in adv7842_core_init()
3069 sdp_io_write(sd, 0x75, 0x0a); /* 128 MB memory size */ in adv7842_core_init()
3070 sdp_io_write(sd, 0x7a, 0xa5); /* Timing Adjustment */ in adv7842_core_init()
3071 sdp_io_write(sd, 0x7b, 0x8f); /* Timing Adjustment */ in adv7842_core_init()
3072 sdp_io_write(sd, 0x60, 0x01); /* SDRAM reset */ in adv7842_core_init()
3074 sdp_io_write(sd, 0x75, 0x0a); /* 64 MB memory size ?*/ in adv7842_core_init()
3075 sdp_io_write(sd, 0x74, 0x00); /* must be zero for sdr sdram */ in adv7842_core_init()
3076 sdp_io_write(sd, 0x79, 0x33); /* CAS latency to 3, in adv7842_core_init()
3078 sdp_io_write(sd, 0x6f, 0x01); /* SDR mode */ in adv7842_core_init()
3079 sdp_io_write(sd, 0x7a, 0xa5); /* Timing Adjustment */ in adv7842_core_init()
3080 sdp_io_write(sd, 0x7b, 0x8f); /* Timing Adjustment */ in adv7842_core_init()
3081 sdp_io_write(sd, 0x60, 0x01); /* SDRAM reset */ in adv7842_core_init()
3088 sdp_io_write(sd, 0x29, 0x10); /* Tristate memory interface */ in adv7842_core_init()
3091 select_input(sd, pdata->vid_std_select); in adv7842_core_init()
3093 enable_input(sd); in adv7842_core_init()
3097 hdmi_write(sd, 0x69, 0x5c); in adv7842_core_init()
3100 hdmi_write(sd, 0x69, 0xa3); in adv7842_core_init()
3102 io_write_and_or(sd, 0x20, 0xcf, 0x00); in adv7842_core_init()
3106 io_write(sd, 0x19, 0x80 | pdata->llc_dll_phase); in adv7842_core_init()
3107 io_write(sd, 0x33, 0x40); in adv7842_core_init()
3110 io_write(sd, 0x40, 0xf2); /* Configure INT1 */ in adv7842_core_init()
3112 adv7842_irq_enable(sd, true); in adv7842_core_init()
3114 return v4l2_ctrl_handler_setup(sd->ctrl_handler); in adv7842_core_init()
3119 static int adv7842_ddr_ram_test(struct v4l2_subdev *sd) in adv7842_ddr_ram_test() argument
3132 io_write(sd, 0x00, 0x01); /* Program SDP 4x1 */ in adv7842_ddr_ram_test()
3133 io_write(sd, 0x01, 0x00); /* Program SDP mode */ in adv7842_ddr_ram_test()
3134 afe_write(sd, 0x80, 0x92); /* SDP Recommended Write */ in adv7842_ddr_ram_test()
3135 afe_write(sd, 0x9B, 0x01); /* SDP Recommended Write ADV7844ES1 */ in adv7842_ddr_ram_test()
3136 afe_write(sd, 0x9C, 0x60); /* SDP Recommended Write ADV7844ES1 */ in adv7842_ddr_ram_test()
3137 afe_write(sd, 0x9E, 0x02); /* SDP Recommended Write ADV7844ES1 */ in adv7842_ddr_ram_test()
3138 afe_write(sd, 0xA0, 0x0B); /* SDP Recommended Write ADV7844ES1 */ in adv7842_ddr_ram_test()
3139 afe_write(sd, 0xC3, 0x02); /* Memory BIST Initialisation */ in adv7842_ddr_ram_test()
3140 io_write(sd, 0x0C, 0x40); /* Power up ADV7844 */ in adv7842_ddr_ram_test()
3141 io_write(sd, 0x15, 0xBA); /* Enable outputs */ in adv7842_ddr_ram_test()
3142 sdp_write(sd, 0x12, 0x00); /* Disable 3D comb, Frame TBC & 3DNR */ in adv7842_ddr_ram_test()
3143 io_write(sd, 0xFF, 0x04); /* Reset memory controller */ in adv7842_ddr_ram_test()
3147 sdp_write(sd, 0x12, 0x00); /* Disable 3D Comb, Frame TBC & 3DNR */ in adv7842_ddr_ram_test()
3148 sdp_io_write(sd, 0x2A, 0x01); /* Memory BIST Initialisation */ in adv7842_ddr_ram_test()
3149 sdp_io_write(sd, 0x7c, 0x19); /* Memory BIST Initialisation */ in adv7842_ddr_ram_test()
3150 sdp_io_write(sd, 0x80, 0x87); /* Memory BIST Initialisation */ in adv7842_ddr_ram_test()
3151 sdp_io_write(sd, 0x81, 0x4a); /* Memory BIST Initialisation */ in adv7842_ddr_ram_test()
3152 sdp_io_write(sd, 0x82, 0x2c); /* Memory BIST Initialisation */ in adv7842_ddr_ram_test()
3153 sdp_io_write(sd, 0x83, 0x0e); /* Memory BIST Initialisation */ in adv7842_ddr_ram_test()
3154 sdp_io_write(sd, 0x84, 0x94); /* Memory BIST Initialisation */ in adv7842_ddr_ram_test()
3155 sdp_io_write(sd, 0x85, 0x62); /* Memory BIST Initialisation */ in adv7842_ddr_ram_test()
3156 sdp_io_write(sd, 0x7d, 0x00); /* Memory BIST Initialisation */ in adv7842_ddr_ram_test()
3157 sdp_io_write(sd, 0x7e, 0x1a); /* Memory BIST Initialisation */ in adv7842_ddr_ram_test()
3161 sdp_io_write(sd, 0xd9, 0xd5); /* Enable BIST Test */ in adv7842_ddr_ram_test()
3162 sdp_write(sd, 0x12, 0x05); /* Enable FRAME TBC & 3D COMB */ in adv7842_ddr_ram_test()
3167 u8 result = sdp_io_read(sd, 0xdb); in adv7842_ddr_ram_test()
3178 v4l2_dbg(1, debug, sd, in adv7842_ddr_ram_test()
3187 static void adv7842_rewrite_i2c_addresses(struct v4l2_subdev *sd, in adv7842_rewrite_i2c_addresses() argument
3190 io_write(sd, 0xf1, pdata->i2c_sdp << 1); in adv7842_rewrite_i2c_addresses()
3191 io_write(sd, 0xf2, pdata->i2c_sdp_io << 1); in adv7842_rewrite_i2c_addresses()
3192 io_write(sd, 0xf3, pdata->i2c_avlink << 1); in adv7842_rewrite_i2c_addresses()
3193 io_write(sd, 0xf4, pdata->i2c_cec << 1); in adv7842_rewrite_i2c_addresses()
3194 io_write(sd, 0xf5, pdata->i2c_infoframe << 1); in adv7842_rewrite_i2c_addresses()
3196 io_write(sd, 0xf8, pdata->i2c_afe << 1); in adv7842_rewrite_i2c_addresses()
3197 io_write(sd, 0xf9, pdata->i2c_repeater << 1); in adv7842_rewrite_i2c_addresses()
3198 io_write(sd, 0xfa, pdata->i2c_edid << 1); in adv7842_rewrite_i2c_addresses()
3199 io_write(sd, 0xfb, pdata->i2c_hdmi << 1); in adv7842_rewrite_i2c_addresses()
3201 io_write(sd, 0xfd, pdata->i2c_cp << 1); in adv7842_rewrite_i2c_addresses()
3202 io_write(sd, 0xfe, pdata->i2c_vdp << 1); in adv7842_rewrite_i2c_addresses()
3205 static int adv7842_command_ram_test(struct v4l2_subdev *sd) in adv7842_command_ram_test() argument
3207 struct i2c_client *client = v4l2_get_subdevdata(sd); in adv7842_command_ram_test()
3208 struct adv7842_state *state = to_state(sd); in adv7842_command_ram_test()
3217 v4l2_info(sd, "no sdram or no ddr sdram\n"); in adv7842_command_ram_test()
3221 main_reset(sd); in adv7842_command_ram_test()
3223 adv7842_rewrite_i2c_addresses(sd, pdata); in adv7842_command_ram_test()
3226 ret = adv7842_ddr_ram_test(sd); in adv7842_command_ram_test()
3228 main_reset(sd); in adv7842_command_ram_test()
3230 adv7842_rewrite_i2c_addresses(sd, pdata); in adv7842_command_ram_test()
3233 adv7842_core_init(sd); in adv7842_command_ram_test()
3235 disable_input(sd); in adv7842_command_ram_test()
3237 select_input(sd, state->vid_std_select); in adv7842_command_ram_test()
3239 enable_input(sd); in adv7842_command_ram_test()
3241 edid_write_vga_segment(sd); in adv7842_command_ram_test()
3242 edid_write_hdmi_segment(sd, ADV7842_EDID_PORT_A); in adv7842_command_ram_test()
3243 edid_write_hdmi_segment(sd, ADV7842_EDID_PORT_B); in adv7842_command_ram_test()
3249 adv7842_s_dv_timings(sd, 0, &timings); in adv7842_command_ram_test()
3254 static long adv7842_ioctl(struct v4l2_subdev *sd, unsigned int cmd, void *arg) in adv7842_ioctl() argument
3258 return adv7842_command_ram_test(sd); in adv7842_ioctl()
3263 static int adv7842_subscribe_event(struct v4l2_subdev *sd, in adv7842_subscribe_event() argument
3269 return v4l2_src_change_event_subdev_subscribe(sd, fh, sub); in adv7842_subscribe_event()
3271 return v4l2_ctrl_subdev_subscribe_event(sd, fh, sub); in adv7842_subscribe_event()
3282 struct v4l2_subdev *sd = priv; in adv7842_debugfs_if_read() local
3286 if (!is_hdmi(sd)) in adv7842_debugfs_if_read()
3306 len = adv7842_read_infoframe_buf(sd, index, buf); in adv7842_debugfs_if_read()
3312 static int adv7842_registered(struct v4l2_subdev *sd) in adv7842_registered() argument
3314 struct adv7842_state *state = to_state(sd); in adv7842_registered()
3315 struct i2c_client *client = v4l2_get_subdevdata(sd); in adv7842_registered()
3322 state->debugfs_dir = debugfs_create_dir(sd->name, v4l2_debugfs_root()); in adv7842_registered()
3325 V4L2_DEBUGFS_IF_SPD | V4L2_DEBUGFS_IF_HDMI, sd, in adv7842_registered()
3331 static void adv7842_unregistered(struct v4l2_subdev *sd) in adv7842_unregistered() argument
3333 struct adv7842_state *state = to_state(sd); in adv7842_unregistered()
3426 static void adv7842_unregister_clients(struct v4l2_subdev *sd) in adv7842_unregister_clients() argument
3428 struct adv7842_state *state = to_state(sd); in adv7842_unregister_clients()
3454 static struct i2c_client *adv7842_dummy_client(struct v4l2_subdev *sd, const char *desc, in adv7842_dummy_client() argument
3457 struct i2c_client *client = v4l2_get_subdevdata(sd); in adv7842_dummy_client()
3460 io_write(sd, io_reg, addr << 1); in adv7842_dummy_client()
3463 v4l2_err(sd, "no %s i2c addr configured\n", desc); in adv7842_dummy_client()
3467 cp = i2c_new_dummy_device(client->adapter, io_read(sd, io_reg) >> 1); in adv7842_dummy_client()
3469 v4l2_err(sd, "register %s on i2c addr 0x%x failed with %ld\n", in adv7842_dummy_client()
3477 static int adv7842_register_clients(struct v4l2_subdev *sd) in adv7842_register_clients() argument
3479 struct adv7842_state *state = to_state(sd); in adv7842_register_clients()
3482 state->i2c_avlink = adv7842_dummy_client(sd, "avlink", pdata->i2c_avlink, 0xf3); in adv7842_register_clients()
3483 state->i2c_cec = adv7842_dummy_client(sd, "cec", pdata->i2c_cec, 0xf4); in adv7842_register_clients()
3484 state->i2c_infoframe = adv7842_dummy_client(sd, "infoframe", pdata->i2c_infoframe, 0xf5); in adv7842_register_clients()
3485 state->i2c_sdp_io = adv7842_dummy_client(sd, "sdp_io", pdata->i2c_sdp_io, 0xf2); in adv7842_register_clients()
3486 state->i2c_sdp = adv7842_dummy_client(sd, "sdp", pdata->i2c_sdp, 0xf1); in adv7842_register_clients()
3487 state->i2c_afe = adv7842_dummy_client(sd, "afe", pdata->i2c_afe, 0xf8); in adv7842_register_clients()
3488 state->i2c_repeater = adv7842_dummy_client(sd, "repeater", pdata->i2c_repeater, 0xf9); in adv7842_register_clients()
3489 state->i2c_edid = adv7842_dummy_client(sd, "edid", pdata->i2c_edid, 0xfa); in adv7842_register_clients()
3490 state->i2c_hdmi = adv7842_dummy_client(sd, "hdmi", pdata->i2c_hdmi, 0xfb); in adv7842_register_clients()
3491 state->i2c_cp = adv7842_dummy_client(sd, "cp", pdata->i2c_cp, 0xfd); in adv7842_register_clients()
3492 state->i2c_vdp = adv7842_dummy_client(sd, "vdp", pdata->i2c_vdp, 0xfe); in adv7842_register_clients()
3518 struct v4l2_subdev *sd; in adv7842_probe() local
3544 sd = &state->sd; in adv7842_probe()
3545 v4l2_i2c_subdev_init(sd, client, &adv7842_ops); in adv7842_probe()
3546 sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE | V4L2_SUBDEV_FL_HAS_EVENTS; in adv7842_probe()
3547 sd->internal_ops = &adv7842_int_ops; in adv7842_probe()
3557 v4l2_info(sd, "got rev=0x%04x on first read attempt\n", rev); in adv7842_probe()
3562 v4l2_info(sd, "not an adv7842 on address 0x%x (rev=0x%04x)\n", in adv7842_probe()
3568 main_reset(sd); in adv7842_probe()
3602 sd->ctrl_handler = hdl; in adv7842_probe()
3607 if (adv7842_s_detect_tx_5v_ctrl(sd)) { in adv7842_probe()
3612 if (adv7842_register_clients(sd) < 0) { in adv7842_probe()
3614 v4l2_err(sd, "failed to create all i2c clients\n"); in adv7842_probe()
3622 sd->entity.function = MEDIA_ENT_F_DV_DECODER; in adv7842_probe()
3626 err = media_entity_pads_init(&sd->entity, ADV7842_PAD_SOURCE + 1, in adv7842_probe()
3631 err = adv7842_core_init(sd); in adv7842_probe()
3644 v4l2_info(sd, "%s found @ 0x%x (%s)\n", client->name, in adv7842_probe()
3649 media_entity_cleanup(&sd->entity); in adv7842_probe()
3653 adv7842_unregister_clients(sd); in adv7842_probe()
3663 struct v4l2_subdev *sd = i2c_get_clientdata(client); in adv7842_remove() local
3664 struct adv7842_state *state = to_state(sd); in adv7842_remove()
3666 adv7842_irq_enable(sd, false); in adv7842_remove()
3668 v4l2_device_unregister_subdev(sd); in adv7842_remove()
3669 media_entity_cleanup(&sd->entity); in adv7842_remove()
3670 adv7842_unregister_clients(sd); in adv7842_remove()
3671 v4l2_ctrl_handler_free(sd->ctrl_handler); in adv7842_remove()